### LMC6482 CMOS Dual Rail-To-Rail Input and Output Operational Amplifier #### **General Description** The LMC6482 provides a common-mode range that extends to both supply rails. This rail-to-rail performance combined with excellent accuracy, due to a high CMRR, makes it unique among rail-to-rail input amplifiers. It is ideal for systems, such as data acquisition, that require a large input signal range. The LMC6482 is also an excellent upgrade for circuits using limited common-mode range amplifiers such as the TLC272 and TLC277. Maximum dynamic signal range is assured in low voltage and single supply systems by the LMC6482's rail-to-rail output swing. The LMC6482's rail-to-rail output swing is guaranteed for loads down to $600\Omega$ . Guaranteed low voltage characteristics and low power dissipation make the LMC6482 especially well-suited for batteryoperated systems. See the LMC6484 data sheet for a Quad CMOS operational amplifier with these same features. #### Features (Typical unless otherwise noted) - Rail-to-Rail Input Common-Mode Voltage Range (Guaranteed Over Temperature) - Rail-to-Rail Output Swing (within 20 mV of supply rail, 100 kΩ load) - Guaranteed 3V, 5V and 15V Performance - Excellent CMRR and PSRR ■ Ultra Low Input Current ■ High Voltage Gain (R<sub>L</sub> = 500 kΩ) Specified for 2 kΩ and 600Ω loads 82 dB 20 fA 130 dB LMC6482 CMOS Dual Rail-To-Rail Input and Output Operational Amplifier #### **Applications** - Data Acquisition Systems - Transducer Amplifiers - Hand-held Analytic Instruments - Medical Instrumentation - Active Filter, Peak Detector, Sample and Hold, pH Meter, Current Source - Improved Replacement for TLC272, TLC277 ### 3V Single Supply Buffer Circuit TL/H/11713-3 #### Connection Diagram Ordering Information | Package | Temperatu | ire Range | | Transport<br>Media | | |------------------------|------------------------------|------------------------------|----------------|-----------------------|--| | | Military<br>-55°C to + 125°C | Industrial<br>-40°C to +85°C | NSC<br>Drawing | | | | 8-Pin<br>Molded DIP | LMC6482MN | LMC6482AIN<br>LMC6482IN | N08E | Rail | | | 8-pin<br>Small Outline | | LMC6482AIM<br>LMC6482IM | M08A | Rail<br>Tape and Reel | | | 8-pin<br>Ceramic DIP | LMC6482AMJ/883 | | J08A | Rail | | @1995 National Semiconductor Corporation #### Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. ESD Tolerance (Note 2) 1.5 kV $3.0V \le V+ \le 15.5V$ Junction Temperature Range $-55^{\circ}\text{C} \le \text{T}_{\text{J}} \le +125^{\circ}\text{C}$ Differential Input Voltage ± Supply Voltage $(V^+) + 0.3V, (V^-) - 0.3V$ Voltage at Input/Output Pin Supply Voltage (V+ - V-) Current at Input Pin (Note 12) Current at Output Pin (Notes 3, 8) ±5 mA ±30 mA Current at Power Supply Pin 40 mA Lead Temperature (Soldering, 10 sec.) 260°C Storage Temperature Range -65°C to +150°C Junction Temperature (Note 4) 150°C #### Operating Ratings (Note 1) Supply Voltage LMC6482AM LMC6482AI, LMC6482I $-40^{\circ}C \le T_{J} \le +85^{\circ}C$ Thermal Resistance ( $\theta_{JA}$ ) N Package, 8-Pin Molded DIP M Package, 8-Pin Surface Mount 90°C/W 155°C/W #### **DC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J = 25$ °C, $V^+ = 5V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1M$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Cond | ditions | Typ<br>(Note 5) | LMC6482Al<br>Limit<br>(Note 6) | LMC6482i<br>Limit<br>(Note 6) | LMC6482M<br>Limit<br>(Note 6) | Units | |-------------------|------------------------------------------|---------------------------------------------|---------------------------|-----------------|--------------------------------|-------------------------------|-----------------------------------------|-------------| | Vos | Input Offset Voltage | | | 0.11 | 0.750<br><b>1.35</b> | 3.0<br><b>3.7</b> | 3.0<br><b>3.8</b> | mV<br>max | | TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift | | | 1.0 | | | | μ∨/℃ | | l <sub>B</sub> | Input Current | (Note 13) | | 0.02 | 4.0 | 4.0 | 10.0 | pA<br>max | | los | Input Offset Current | (Note 13) | | 0.01 | 2.0 | 2.0 | 5.0 | pA<br>max | | C <sub>IN</sub> | Common-Mode<br>Input Capacitance | | | 3 | | | | pF | | R <sub>IN</sub> | Input Resistance | | | > 10 | | | | TeraΩ | | CMRR | Common Mode<br>Rejection Ratio | 0V ≤ V <sub>CM</sub> ≤ 15.0V<br>V+ = 15V | | 82 | 70<br><b>67</b> | 65<br><b>62</b> | 65<br><b>60</b> | dB | | | | $0V \le V_{CM} \le 5.0$ $V^+ = 5V$ | )V | 82 | 70<br><b>67</b> | 65 65 65 62 60 | min | | | +PSRR | Positive Power Supply<br>Rejection Ratio | $5V \le V^{+} \le 15V$<br>$V_{O} = 2.5V$ | /, V- = 0V | 82 | 70<br><b>67</b> | 65<br><b>62</b> | 65<br><b>60</b> | dB<br>min | | -PSRR | Negative Power Supply<br>Rejection Ratio | $-5V \le V^- \le -$<br>$V_0 = -2.5V$ | -15V, V <sup>+</sup> = 0V | 82 | 70<br><b>67</b> | 65<br><b>62</b> | 65<br><b>60</b> | dB<br>min | | V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | V <sup>+</sup> = 5V and 19<br>For CMRR ≥ 50 | | V 0.3 | - 0.25<br><b>O</b> | - 0.25<br><b>0</b> | - 0.25<br><b>0</b> | V<br>max | | | | | | V+ + 0.3V | V+ + 0.25<br>V+ | V+ + 0.25<br>V+ | V <sup>+</sup> + 0.25<br>V <sup>+</sup> | V<br>min | | A۷ | Large Signal<br>Voltage Gain | $R_L = 2 k\Omega$ (Notes 7, 13) | Sourcing | 666 | 140<br><b>84</b> | 120<br><b>72</b> | 120<br><b>60</b> | V/mV<br>min | | | | | Sinking | 75 | 35<br><b>20</b> | 35<br><b>20</b> | 35<br><b>18</b> | V/mV<br>min | | | | R <sub>L</sub> = 600Ω<br>(Notes 7, 13) | Sourcing | 300 | 80<br><b>48</b> | 50<br><b>30</b> | 50<br><b>25</b> | V/mV<br>min | | | | | Sinking | 35 | 20<br><b>13</b> | 15<br>10 | 15<br><b>8</b> | V/mV<br>min | DC Electrical Characteristics (Continued) Unless otherwise specified, all limits guaranteed for $T_J=25^{\circ}C$ , $V^+=5V$ , $V^-=0V$ , $V_{CM}=V_O=V^+/2$ and $R_L>1M$ . Boldface limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6482AI<br>Limit<br>(Note 6) | LMC6482I<br>Limit<br>(Note 6) | LMC6482M<br>Limit<br>(Note 6) | Units | |---------|---------------------------------|-------------------------------------------------------------|-----------------|--------------------------------|-------------------------------|-------------------------------|-----------| | Vo | Output Swing | $V^{+} = 5V$<br>$R_{L} = 2 k\Omega \text{ to } V^{+}/2$ | 4.9 | 4.8<br><b>4.7</b> | 4.8<br><b>4.7</b> | 4.8<br><b>4.7</b> | V<br>min | | | | | 0.1 | 0.18<br><b>0.24</b> | 0.18<br><b>0.24</b> | 0.18<br><b>0.24</b> | V<br>max | | | | $V^{+} = 5V$<br>$R_{L} = 600\Omega \text{ to } V^{+}/2$ | 4.7 | 4.5<br><b>4.24</b> | 4.5<br><b>4.24</b> | 4.5<br><b>4.24</b> | V<br>min | | | | | 0.3 | 0.5<br><b>0.65</b> | 0.5<br><b>0.65</b> | 0.5<br><b>0.65</b> | V<br>max | | | | $V^{+} = 15V$<br>$R_{L} = 2 k\Omega$ to $V^{+}/2$ | 14.7 | 14.4<br><b>14.2</b> | 14.4<br><b>14.2</b> | 14.4<br>14.2 | V<br>min | | | | | 0.16 | 0.32<br><b>0.45</b> | 0.32<br><b>0.45</b> | 0.32<br><b>0.45</b> | V<br>max | | | | $V^{+} = 15V$<br>R <sub>L</sub> = 600 $\Omega$ to $V^{+}/2$ | 14.1 | 13.4<br><b>13.0</b> | 13.4<br><b>13.0</b> | 13.4<br><b>13.0</b> | V | | | | | 0.5 | 1.0<br><b>1.3</b> | 1.0<br>1.3 | 1.0<br><b>1.3</b> | V<br>max | | Isc | Output Short Circuit<br>Current | Sourcing, V <sub>O</sub> = 0V | 20 | 16<br><b>12</b> | 16<br><b>12</b> | 16<br><b>10</b> | mA<br>min | | V+ = 5V | V <sup>+</sup> = 5V | Sinking, V <sub>O</sub> = 5V | 15 | 11<br><b>9.5</b> | 11<br><b>9.5</b> | 11<br><b>8.0</b> | mA<br>min | | lsc | Output Short Circuit<br>Current | Sourcing, V <sub>O</sub> = 0V | 30 | 28<br><b>22</b> | 28<br><b>22</b> | 28<br><b>20</b> | mA<br>min | | | V+ = 15V | Sinking, V <sub>O</sub> = 12V<br>(Note 8) | 30 | 30<br><b>24</b> | 30<br>24 | 30<br><b>22</b> | mA<br>min | | ls | Supply Current | Both Amplifiers<br>V+ = +5V, V <sub>O</sub> = V+/2 | 1.0 | 1.4<br><b>1.8</b> | 1.4<br>1.8 | 1.4<br><b>1.9</b> | mA<br>max | | | | Both Amplifiers<br>V+ = 15V, V <sub>O</sub> = V+/2 | 1.3 | 1.6<br><b>1.9</b> | 1.6<br><b>1.9</b> | 1.6<br><b>2.0</b> | mA<br>max | #### **AC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J=25^{\circ}C$ , $V^+=5V$ , $V^-=0V$ , $V_{CM}=V_O=V^+/2$ , and $R_L>1M$ . **Boldface** limits apply at the temperature extremes. | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6482Al<br>Limit<br>(Note 6) | LMC64821<br>Limit<br>(Note 6) | LMC6482M<br>Limit<br>(Note 6) | Units | |----------------|---------------------------------|----------------------------------------------------------------------------------------------------|-----------------|--------------------------------|-------------------------------|-------------------------------|-------------| | SR | Slew Rate | (Note 9) | 1.3 | 1.0<br><b>0.7</b> | 0.9<br><b>0.63</b> | 0.9<br><b>0.54</b> | V/μs<br>min | | GBW | Gain-Bandwidth Product | V+ = 15V | 1.5 | | | | MHz | | φm | Phase Margin | | 50 | | | | Deg | | G <sub>m</sub> | Gain Margin | | 15 | | | | φB | | | Amp-to-Amp Isolation | (Note 10) | 150 | | | | dB | | e <sub>n</sub> | Input-Referred<br>Voltage Noise | F = 1 kHz<br>V <sub>cm</sub> = 1V | 37 | | | | nVA∕ Hz | | in | Input-Referred<br>Current Noise | F = 1 kHz | 0.03 | | | | pA∕v⁄ Hz | | T.H.D. | Total Harmonic Distortion | $F = 10 \text{ kHz}, A_V = -2$<br>$R_L = 10 \text{ k}\Omega, V_O = 4.1 \text{ Vpp}$ | 0.01 | | | | % | | | | $F = 10 \text{ kHz}, A_V = -2$<br>$R_L = 10 \text{ k}\Omega, V_O = 8.5 \text{ Vpp}$<br>$V^+ = 10V$ | 0.01 | | | | % | #### **DC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = 3V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ and $R_L > 1M$ . | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6482Al<br>Limit<br>(Note 6) | LMC64821<br>Limit<br>(Note 6) | LMC6482M<br>Limit<br>(Note 6) | Units | |-------------------|---------------------------------------|--------------------------------|-----------------|--------------------------------|-------------------------------|-------------------------------|-----------| | Vos | Input Offset Voltage | | 0.9 | 2.0<br><b>2.7</b> | 3.0<br><b>3.7</b> | 3.0<br><b>3.8</b> | mV<br>max | | TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift | | 2.0 | | | | μV/°C | | l <sub>B</sub> | Input Bias Current | | 0.02 | | | | рA | | los | Input Offset Current | | 0.01 | | | | pA | | CMRR | Common Mode<br>Rejection Ratio | 0V ≤ V <sub>CM</sub> ≤ 3V | 74 | 64 | 60 | 60 | dB<br>min | | PSRR | Power Supply<br>Rejection Ratio | $3V \le V^+ \le 15V, V^- = 0V$ | 80 | 68 | 60 | 60 | dB<br>min | | V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | For CMRR ≥ 50 dB | V0.25 | 0 | 0 | 0 | V<br>max | | | | | V+ + 0.25 | ۷+ | ۷+ | ۷+ | V<br>min | | v <sub>o</sub> | Output Swing | $R_L = 2 k\Omega$ to $V^+/2$ | 2.8 | | | | v | | | | | 0.2 | | | | V | | | | $R_L = 600\Omega$ to V+/2 | 2.7 | 2.5 | 2.5 | 2.5 | V<br>min | | ** | | | 0.37 | 0.6 | 0.6 | 0.6 | V<br>max | | Is | Supply Current | Both Amplifiers | 0.825 | 1.2<br>1.5 | 1.2<br><b>1.5</b> | 1.2<br>1.6 | mA<br>max | #### **AC Electrical Characteristics** Unless otherwise specified, V+ = 3V, V<sup>-</sup> = 0V, $V_{CM} = V_{O} = V^{+}/2$ , and $R_{L} > 1M$ . | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6482AI<br>Limit<br>(Note 6) | LMC6482I<br>Limit<br>(Note 6) | LMC6482M<br>Limit<br>(Note 6) | Units | |--------|---------------------------|-----------------------------------------------------------------------------------|-----------------|--------------------------------|-------------------------------|-------------------------------|-------| | SR | Slew Rate | (Note 11) | 0.9 | | | | V/µs | | GBW | Gain-Bandwidth Product | | 1.0 | | ·············· | _ | MHz | | T.H.D. | Total Harmonic Distortion | $F = 10 \text{ kHz}, A_V = -2$<br>$R_L = 10 \text{ k}\Omega, V_O = 2 \text{ Vpp}$ | 0.01 | | | | % | Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics. Note 2: Human body model, 1.5 kΩ in series with 100 pF. All pins rated per method 3015.6 of MIL-STD-883. This is a Class 1 device rating. Note 3: Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated embient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excees of ±30 mA over long term may adversely affect reliability. Note 4: The maximum power dissipation is a function of $T_{J(max)}$ , $\theta_{JA}$ , and $T_{A}$ . The maximum allowable power dissipation at any ambient temperature is $P_{D} = (T_{J(max)} - T_{A})/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board. Note 5: Typical Values represent the most likely parametric norm. Note 6: All limits are guaranteed by testing or statistical analysis. Note 7: V+ = 15V, V<sub>CM</sub> = 7.5V and R<sub>L</sub> connected to 7.5V. For Sourcing tests, 7.5V $\leq$ V<sub>O</sub> $\leq$ 11.5V. For Sinking tests, 3.5V $\leq$ V<sub>O</sub> $\leq$ 7.5V. Note 8: Do not short circuit output to V+, when V+ is greater than 13V or reliability will be adversely affected. Note 9: V<sup>+</sup> = 15V. Connected as Voltage Follower with 10V step input. Number specified is the slower of either the positive or negative slew rates. Note 10: Input referred, V $^+$ = 15V and R $_L$ = 100 k $\Omega$ connected to 7.5V. Each amp excited in turn with 1 kHz to produce V $_O$ = 12 V $_{\rm PP}$ . Note 11: Connected as voltage Follower with 2V step input. Number specified is the slower of either the positive or negative slew rates. Note 12: Limiting input pln current is only necessary for input voltages that exceed absolute maximum input voltage ratings. Note 13: Guaranteed limits are dictated by tester limitations and not device performance. Actual performance is reflected in the typical value. Note 14: For guaranteed Military Temperature parameters see RETS6482X. ### **Application Information** #### 1.0 Amplifier Topology The LMC6482 incorporates specially designed wide-compliance range current mirrors and the body effect to extend input common mode range to each supply rail. Complementary paralleled differential input stages, like the type used in other CMOS and bipolar rail-to-rail input amplifiers, were not used because of their inherent accuracy problems due to CMRR, cross-over distortion, and open-loop gain variation. The LMC6482's input stage design is complemented by an output stage capable of rail-to-rail output swing even when driving a large load. Rail-to-rail output swing is obtained by taking the output directly from the internal integrator instead of an output buffer stage. # 2.0 Input Common-Mode Voltage Range Unlike Bi-FET amplifier designs, the LMC6482 does not exhibit phase inversion when an input voltage exceeds the negative supply voltage. *Figure 1* shows an input voltage exceeding both supplies with no resulting phase inversion on the output. FIGURE 1. An Input Voltage Signal Exceeds the LMC6482 Power Supply Voltages with No Output Phase Inversion The absolute maximum input voltage is 300 mV beyond either supply rail at room temperature. Voltages greatly exceeding this absolute maximum rating, as in *Figure 2*, can cause excessive current to flow in or out of the input pins possibly affecting reliability. FIGURE 2. A ±7.5V Input Signal Greatly Exceeds the 3V Supply in Figure 3 Causing No Phase Inversion Due to R<sub>I</sub> Applications that exceed this rating must externally limit the maximum input current to $\pm 5$ mA with an input resistor (R<sub>I</sub>) as shown in *Figure 3*. FIGURE 3. R<sub>I</sub> Input Current Protection for Voltages Exceeding the Supply Voltages #### 3.0 Rail-To-Rail Output The approximated output resistance of the LMC6482 is $180\Omega$ sourcing and $130\Omega$ sinking at Vs = 3V and $110\Omega$ sourcing and $80\Omega$ sinking at Vs = 5V. Using the calculated output resistance, maximum output voltage swing can be estimated as a function of load. #### 4.0 Capacitive Load Tolerance The LMC6482 can typically directly drive a 100 pF load with $V_S=15 \rm V$ at unity gain without oscillating. The unity gain follower is the most sensitive configuration. Direct capacitive loading reduces the phase margin of op-amps. The combination of the op-amp's output impedance and the capacitive load induces phase lag. This results in either an underdamped pulse response or oscillation. Capacitive load compensation can be accomplished using resistive isolation as shown in *Figure 4*. This simple technique is useful for isolating the capacitive inputs of multiplexers and A/D converters. FIGURE 4. Resistive Isolation of a 330 pF Capacitive Load FIGURE 5. Pulse Response of the LMC6482 Circuit in Figure 4 Improved frequency response is achieved by indirectly driving capacitive loads, as shown in Figure 6. TL/H/11713-15 FIGURE 6. LMC6482 Noninverting Amplifier, Compensated to Handle a 330 pF Capacitive Load R1 and C1 serve to counteract the loss of phase margin by feeding forward the high frequency component of the output signal back to the amplifiers inverting input, thereby preserving phase margin in the overall feedback loop. The values of R1 and C1 are experimentally determined for the desired pulse response. The resulting pulse response can be seen in *Figure 7*. FIGURE 7. Pulse Response of LMC6482 Circuit in Figure 6 # 5.0 Compensating for Input Capacitance It is quite common to use large values of feedback resistance with amplifiers that have ultra-low input current, like the LMC6482. Large feedback resistors can react with small values of input capacitance due to transducers, photodiodes, and circuits board parasitics to reduce phase margins. TL/H/11713-19 #### FIGURE 8. Canceling the Effect of Input Capacitance The effect of input capacitance can be compensated for by adding a feedback capacitor. The feedback capacitor (as in Figure 8), $C_1$ , is first estimated by: $$\frac{1}{2\pi R_1 C_{\text{IN}}} \ge \frac{1}{2\pi R_2 C_{\text{f}}}$$ $$R_1 \; C_{IN} \leq \, R_2 \, C_f$$ which typically provides significant overcompensation. Printed circuit board stray capacitance may be larger or smaller than that of a bread-board, so the actual optimum value for $C_{\rm f}$ may be different. The values of $C_{\rm f}$ should be checked on the actual circuit (Refer to the LMC660 quad CMOS amplifier data sheet for a more detailed discussion.) # 6.0 Printed-Circuit-Board Layout for High-Impedance Work It is generally recognized that any circuit which must operrate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low input current of the LMC6482, typically less than 20 fA, it is essential to have an excellent layout. Fortunately, the techniques of obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even through it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable. To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LM6482's inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the op-amp's inputs, as in Figure 9. To have a significant effect, guard rings should be placed on both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of $10^{12}\Omega$ , which is normally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of the input. This would cause a 250 times degradation from the LMC6482's actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of $10^{11}\Omega$ would cause only 0.05 pA of leakage current. See Figures 10a, 10b, 10c for typical connections of guard rings for standard op-amp configurations. FIGURE 9. Example of Guard Ring in P.C. Board Layout ## (c) Follower FIGURE 10. Typical Connections of Guard Rings The designer should be aware that when it is inappropriate to lay out a PC board for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PC board: Don't insert the amplifier's input pin into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 11. TL/H/11713-2 TL/H/11713-23 (Input pins are lifted out of PC board and soldered directly to components. All other pins connected to PC board.) FIGURE 11. Air Wiring #### 7.0 Offset Voltage Adjustment Offset voltage adjustment circuits are illustrated in *Figure 12* and *13*. Large value resistances and potentiometers are used to reduce power consumption while providing typically $\pm 2.5$ mV of adjustment range, referred to the input, for both configurations with $V_S = \pm 5V$ . FIGURE 12. Inverting Configuration Offset Voltage Adjustment FIGURE 13. Non-inverting Configuration Offset Voltage Adjustment #### 8.0 Upgrading Applications The LMC6484 quads and LMC6482 duals have industry standard pin outs to retrofit existing applications. System performance can be greatly increased by the LMC6482's features. The key benefit of designing in the LMC6482 is increased linear signal range. Most op-amps have limited input common mode ranges. Signals that exceed this range generate a non-linear output response that persists long after the input signal returns to the common mode range. Linear signal range is vital in applications such as filters where signal peaking can exceed input common mode ranges resulting in output phase inversion or severe distortion. #### 9.0 Data Acquisition Systems Low power, single supply data acquisition system solutions are provided by buffering the ADC12038 with the LMC6482 (Figure 14). Capable of using the full supply range, the LMC6482 does not require input signals to be scaled down to meet limited common mode voltage ranges. The LMC4282 CMRR of 82 dB maintains integral linearity of a 12-bit data acquisition system to ±0.325 LSB. Other rail-to-rail input amplifiers with only 50 dB of CMRR will degrade the accuracy of the data acquisition system to only 8 bits. TL/H/11713-28 FIGURE 14. Operating from the same Supply Voltage, the LMC6482 buffers the ADC12038 maintaining excellent accuracy #### 10.0 Instrumentation Circuits The LMC6482 has the high input impedance, large common-mode range and high CMRR needed for designing instrumentation circuits. Instrumentation circuits designed with the LMC6482 can reject a larger range of common-mode signals than most in-amps. This makes instrumentation circuits designed with the LMC6482 an excellent choice of noisy or industrial environments. Other applications that benefit from these features include analytic medical instruments, magnetic field detectors, gas detectors, and siliconbased tranducers. A small valued potentiometer is used in series with $R_{\rm g}$ to set the differential gain of the 3 op-amp instrumentation circuit in *Figure 15*. This combination is used instead of one large valued potentiometer to increase gain trim accuracy and reduce error due to vibration. FIGURE 15. Low Power 3 Op-Amp Instrumentation Amplifier A 2 op-amp instrumentation amplifier designed for a gain of 100 is shown in *Figure 16*. Low sensitivity trimming is made for offset voltage, CMRR and gain. Low cost and low power consumption are the main advantages of this two op-amp circuit. Higher frequency and larger common-mode range applications are best facilitated by a three op-amp instrumentation amplifier. TL/H/11713~29 FIGURE 16. Low-Power Two-Op-Amp Instrumentation Amplifier # Application Information (Continued) 11.0 Spice Macromodel A spice macromodel is available for the LMC6482. This model includes accurate simulation of: - · Input common-mode voltage range - · Frequency and transient response - · GBW dependence on loading conditions - · Quiescent and dynamic supply current - Output swing dependence on loading conditions and many more characteristics as listed on the macromodel disk. Contact your local National Semiconductor sales office to obtain an operational amplifier spice model library disk. ### **Typical Single-Supply Applications** FIGURE 17. Half-Wave Rectifier with Input Current Protection (RI) TL/H/11713-32 FIGURE 17A. Half-Wave Rectifier Waveform The circuit in Figure 17 uses a single supply to half wave rectify a sinusoid centered about ground. R<sub>1</sub> limits current into the amplifier caused by the input voltage exceeding the supply voltage. Full wave rectification is provided by the circuit in Figure 18. FIGURE 18. Full Wave Rectifier with Input Current Protection (R<sub>I</sub>) FIGURE 18A. Full Wave Rectifier Waveform FIGURE 19. Large Compliance Range Current Source #### **Typical Single-Supply Applications** FIGURE 20. Positive Supply Current Sense TL/H/11713-36 TL/H/11713-37 TL/H/11713-38 FiGURE 21. Low Voltage Peak Detector with Rail-to-Rail Peak Capture Range In Figure 21 dielectric absorption and leakage is minimized by using a polystyrene or polyethylene hold capacitor. The droop rate is primarily determined by the value of $C_H$ and diode leakage current. The ultra-low input current of the LMC6482 has a negligible effect on droop. FIGURE 22. Rail-to-Rail Sample and Hold The LMC6482's high CMRR (82 dB) allows excellent accuracy throughout the circuit's rail-to-rail dynamic capture range. FIGURE 23. Rail-to-Rail Single Supply Low Pass Filter The low pass filter circuit in Figure 23 can be used as an anti-aliasing filter with the same voltage supply as the A/D converter. Filter designs can also take advantage of the LMC6482 ultra-low input current. The ultra-low input current yields negligible offset error even when large value resistors are used. This in turn allows the use of smaller valued capacitors which take less board space and cost less. #### Physical Dimensions inches (millimeters) (Continued) 0.373 - 0.400 (9.474 - 10.16) (2.286) **6** 7 6 5 8 7 0.092 (2.337) $0.032 \pm 0.005$ (0.813 ± 0.127) 8.250 ± 0.005 PIN NO. 1 IDENT PIN NO. 1 IDENT 1 2 3 0.280 MIN (7.112) 6.030 MAX (1.015) 8.145 **—** 8.200 (3.6B3 - 5.080) (7.62 - 8.128) 0.130±0.005 (3.302±0.127) 0.125 - 8.148 9.125 (3.175) DIA NOM 0.020 0.325 + 0.040 - 0.015 0.100 ± 0.010 (2.540 ± 0.254) $\left(8.255 + 1.016 \atop -0.381\right)$ (1.524) 8-Pin Molded Dual-In-Line Package Order Package Number LMC6482AIN, LMC6482IN or LMC6482MN NS Package Number N08E #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tei: 1(800) 272-9959 TWX: (910) 339-9240 National Semiconduct Grabh Livry-Gargan-Str. 10 D-92256 Fürstenfeldbru Germany Tel: (81-41) 35-0 Telex: \$27649 Fax: (81-41) 35-1 National Semiconductor Japan Ltd. Sumitomo Chemical Engineering Center Bldg. 7F. 1.7-1, Nakase, Mihama-Ku Chiba-City, Ciba Prefecture 251 Tel: (043) 299-2300 Fax: (043) 299-2500 Mational Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd Tsimshatsui, Kowloon Hong Kong Tet: (852) 2737-1600 Fax: (852) 2736-9960 Mational Semiconductores Do Brazil Ltds. Rue Deputado Lacorda Franco 120-3A Sao Paulo-SP Brazil 05418-000 Tal: (55-11) 212-5066 Telex: 391-113/931 NSBR BR Fax: (55-11) 212-1161 National Semiconducto (Australia) Pty, Ltd. Building 16 Business Park Orive Monash Business Park Nottinghii, Melbourne Victoria 3169 Australia Tel: (3) 558-9999 Fax: (3) 558-9999 National does not assume any responsibility for use of any diroutry described, no drout patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications