## LMC6681 Single/LMC6682 Dual/LMC6684 Quad Low Voltage, Rail-To-Rail Input and Output CMOS Amplifier with Powerdown ## **General Description** The LMC6681/2/4 is a high performance operational amplifier which can operate over a wide range of supply voltages, from 1.8V to 10V. It has guaranteed specs at 1.8V, 2.2V, 3V, 5V, and 10V. The LMC6681/2/4 provides an input common-mode voltage range that exceeds both rails. The rail-to-rail output swing of the amplifier assures maximum dynamic signal range. This rail-to-rail performance of the amplifier, combined with its high open-loop voltage gain makes it unique among CMOS rail-to-rail amplifiers. The LMC6681/2/4 is an excellent upgrade for circuits using limited common-mode range amplifiers. The LMC6681/2/4 has a powerdown mode which can be triggered externally. In this powerdown mode, the supply current decreases from 1.4 mA (for two amplfiers) to 1.5 $\mu$ A (for two amplifiers). The LMC6684 has two powerdown options. Each of the powerdown pins disables two amplifiers. The LMC6681/2/4 has been designed specifically to improve system performance in low voltage applications. The amplifier's 80 fA input current, 0.5 mV offset voltage, and 82 dB CMRR maintain accuracy in battery-powered systems. ## Features (Typical unless otherwise noted) - Guaranteed Specs at 1.8V, 2.2V, 3V, 5V, 10V - Rail-to-Rail Input Common-Mode Voltage Range - Rail-to-Rail Output Swing - (within 10 mV of supply rail, @ $V_S$ =3V and $R_L$ =10 k $\Omega$ ) Powerdown Mode $I_{S,OFF} \le 1.5 \mu$ A/Amplifier (Guaranteed at $V_S$ = 1.8V, 2.2V, 3V, and 5V) - Ultra Low Input Current - High Voltage Gain ( $V_S = 3V$ , $R_I = 10 \text{ k}\Omega$ ) 120 dB - Unity Gain Bandwidth #### 80 fA 120 dB 1.2 MHz ## **Applications** - Battery Operated Circuits - Sensor Amplifiers - Portable Communication Devices - Medical Instrumentation - Battery Monitoring Circuits - Level Detectors, Sample-and-Hold Circuits ## **Connection Diagrams** 16-Pin DIP/SO ## **Ordering Information** | Package | Temperature Range | NSC | Transport | |----------------------|----------------------------|---------|---------------| | | Industrial, -40°C to +85°C | Drawing | Media | | 8-Pin Molded DIP | LMC6681AIN, LMC6681BIN | N08E | Rails | | 8-Pin Small Outline | LMC6681AIM, LMC6681BIM | M08A | Rails | | | LMC6681AIMX, LMC6681B1MX | M08A | Tape and Reel | | 14-Pin Molded DIP | LMC6682AIN, LMC6682BIN | N14A | Rails | | 14-Pin Small Outline | LMC6682AIM, LMC6682BIM | M14A | Rails | | | LMC6682AIMX, LMC6682BIMX | M14A | Tape and Reel | | 16-Pin Molded DIP | LMC6684AIN, LMC6684BIN | N16A | Rails | | 16-Pin Small Outline | LMC6684AIM, LMC6684BIM | M16A | Rails | | | LMC6684AIMX, LMC6684BIMX | M16A | Tape and Reel | © 1995 National Semiconductor Corporation TL/H/12042 6501124 0090932 299 RRD-B20M15/Printed in U. S. A ## **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. ESD Tolerance (Note 2) 2 kV Differential Input Voltage ± Supply Voltage Voltage at Input/Output Pin Supply Voltage (V+ - V-) 12V Current at Input Pin (Note 11) ± 5 mA Current at Output Pin (Note 3) ± 30 mA Current at Power Supply Pin 35 mA Lead Temp. (soldering, 10 sec.) 260°C Storage Temperature Range -65°C to +150°C Junction Temperature (Note 4) 150°C ## Operating Ratings (Note 1) Supply Voltage $1.8V \le V_S \le 10V$ Junction Temperature Range LMC6681AI, LMC6681BI $-40^{\circ}C \le T_J \le +85^{\circ}C$ LMC6682AI, LMC6682BI $-40^{\circ}C \le T_J \le +85^{\circ}C$ LMC6684AI, LMC6684BI $-40^{\circ}C \le T_J \le +85^{\circ}C$ Thermal Resistance (θ<sub>JA</sub>) N Package, 8-pin Molded DIP M Package, 8-pin Surface Mount N Package, 14-pin Molded DIP M Package, 14-pin Surface Mount N Package, 16-pin Molded DIP 83°C/W 83°C/W N Package, 16-pin Molded DIP 83°C/W M Package, 16-pin Surface Mount 114°C/W ## **3V DC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = 3.0V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ , $V_{PD} = 0.6V$ and $R_L > 1$ M $\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | |-------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------|----------------------------------------------------------|---------------| | V <sub>OS</sub> | Input Offset Voltage | | 0.5 | 1<br>1.5 | 3<br><b>3.5</b> | mV<br>max | | TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift | | 1.5 | | | μV/°C | | I <sub>B</sub> | Input Current | (Note 12) | 0.08 | 20 | 20 | pA max | | los | Input Offset Current | (Note 12) | 0.04 | 10 | 10 | pA max | | R <sub>IN</sub> | Input Resistance | | >1 | | | Tera $\Omega$ | | C <sub>IN</sub> | Input Capacitance | | 3 | | | pF | | CMRR | Common Mode<br>Rejection Ratio | (Note 13) | 82 | 70<br><b>65</b> | 65<br><b>62</b> | dB<br>min | | PSRR | Power Supply<br>Rejection Ratio | $\pm 1.5 \text{V} \le \text{V}_{\text{S}} \le \pm 2.5 \text{V}$<br>$\text{V}_{\text{O}} = \text{V}^{+}/2 = \text{V}_{\text{CM}}$ | 82 | 70<br><b>65</b> | 65<br><b>62</b> | dB<br>min | | V <sub>CM</sub> | Input Common Mode<br>Voltage Range | CMRR > 50 dB | 3.23 | 3.18<br><b>3.00</b> | 3.18<br><b>3.00</b> | V<br>min | | | | | -0.3 | -0.18<br><b>0.00</b> | -0.18<br><b>0.00</b> | V<br>max | | A <sub>V</sub> | Large Signal | $R_L = 600\Omega \text{ (Notes 7, 12)}$ | 70 | 10 | 10 | V/mV | | | Voltage Gain | R <sub>L</sub> = 10 kΩ (Notes 7, 12) | 1000 | 12 | 12 | V/mV | ## **3V DC Electrical Characteristics** (Continued) Unless otherwise specified, all limits guaranteed for $T_J=25^{\circ}C$ , $V^+=3.0V$ , $V^-=0V$ , $V_{CM}=V_O=V^+/2$ , $V_{PD}=0.6V$ and $R_L>1$ M $\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | |--------------------|-----------------------------------------|---------------------------------------------|---------------------|----------------------------------------------------------|----------------------------------------------------------|-----------| | V <sub>O</sub> | Output Swing | $R_L = 600\Omega$ to $V^+/2$ | 2.87 | 2.70<br><b>2.58</b> | 2.70<br><b>2.58</b> | V<br>min | | | | | 0.15 | 0.3<br><b>0.42</b> | 0.3<br><b>0.42</b> | V<br>max | | | $R_L = 2 k\Omega \text{ to V}^+/2$ 2.95 | 2.85<br><b>2.79</b> | 2.85<br><b>2.79</b> | V<br>min | | | | | | | 0.05 | 0.15<br><b>0.21</b> | 0.15<br><b>0.21</b> | V<br>max | | | | $H_L = 10 \text{ k}\Omega \text{ to V}^+/2$ | 2.99 | 2.94<br><b>2.91</b> | 2.94<br><b>2.91</b> | V<br>min | | | | | 0.01 | 0.04<br><b>0.05</b> | 0.04<br><b>0.05</b> | V<br>max | | I <sub>SC</sub> | Output Short<br>Circuit Current | Sourcing, $V_O = 0V$ | 20 | 9.0<br><b>6.7</b> | 9.0<br><b>6.7</b> | mA<br>min | | | | Sinking, V <sub>O</sub> = 3V | 12 | 6.0<br><b>4.5</b> | 6.0<br><b>4.5</b> | mA<br>min | | ls on | Supply Current<br>when Powered ON | Single, LMC6681<br>V <sub>CM</sub> = 1.5V | 0.7 | 1.13<br><b>1.36</b> | 1.13<br><b>1.36</b> | mA<br>max | | | | Dual, LMC6682<br>V <sub>CM</sub> = 1.5V | 1.4 | 2.26<br><b>2.75</b> | 2.26<br><b>2.75</b> | mA<br>max | | | | Quad, LMC6684<br>V <sub>CM</sub> = 1.5V | 2.8 | 4.52<br><b>5.42</b> | 4.52<br><b>5.42</b> | mA<br>max | | <sup>I</sup> S OFF | Supply Current<br>when Powered OFF | Single, LMC6681<br>V <sub>PD</sub> = 2.3V | 0.5 | 1.5<br><b>2.1</b> | 1.5<br><b>2.1</b> | μA<br>max | | | | Dual, LMC6682<br>V <sub>PD</sub> = 2.3V | 0.5 | 1.5<br><b>2.1</b> | 1.5<br><b>2.1</b> | μA<br>max | | | | Quad, LMC6684<br>V <sub>PD</sub> = 2.3V | 1.0 | 3.0.<br><b>4.2</b> | 3.0<br><b>4.2</b> | μA<br>max | **1.8V and 2.2V DC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J=25^{\circ}\text{C},\ V^+=1.8\text{V}$ and 2.2V, $V^-=0\text{V},\ V_{\text{CM}}=V_{\text{O}}=V^+/2,\ V_{\text{PD}}=0.4\text{V}\ (@\ 2.2\text{V}),\ V_{\text{PD}}=0.3\text{V}\ (@\ 1.8\text{V})$ and $R_L>1\ \text{M}\Omega.$ **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | | | |-------------------|---------------------------------------|-----------------------------------------------------------|-----------------|----------------------------------------------------------|----------------------------------------------------------|-------------------|-------------------|-----------| | Vos | Input Offset Voltage | $V^{+} = 1.8V, V_{CM} = 1.5V$ | 0.5 | 3 | 10 | mV max | | | | | | $V^{+} = 2.2V, V_{CM} = 1.5V$ | 0.5 | 2<br><b>3</b> | 6<br><b>7</b> | mV<br>max | | | | TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift | V+ = 2.2V | 1.5 | | | μV/°C | | | | I <sub>B</sub> | Input Current | V+ = 2.2V (Note 12) | 0.08 | 20 | 20 | pA max | | | | los | Input Offset Current | V+ = 2.2V (Note 12) | 0.04 | 10 | 10 | pA max | | | | CMRR | Common Mode | V+ = 2.2V (Note 13) | 82 | 60 | 60 | dB min | | | | | Rejection Ratio | V+ = 1.8V (Note 13) | 82 | 50 | 50 | dB mir | | | | PSRR | Power Supply<br>Rejection Ratio | $\pm 1.1V \le V_S \le \pm 5V$ ,<br>$V_O = V^+/2 = V_{CM}$ | 82 | 70<br><b>65</b> | 65<br><b>62</b> | dB<br>min | | | | V <sub>CM</sub> | Input Common Mode | V+ = 2.2V | 2.38 | 2.2 | 2.2 | V min | | | | OM | Voltage Range | CMRR > 40 dB | -0.15 | 0.0 | 0.0 | V max | | | | | V <sup>+</sup> = 1.8V<br>CMRR > 40 | V+ = 1.8V | 1.98 | 1.8 | 1.8 | V min | | | | | | CMRR > 40 dB | -0.10 | 0.0 | 0.0 | V max | | | | Vo | Output Swing | $V^{+} = 2.2V$<br>$R_{1} = 2 k\Omega \text{ to } V^{+}/2$ | 2.15 | 2.0<br><b>1.88</b> | 2.0<br>1.88 | V<br>min | | | | | | - | 0.05 | 0.2<br><b>0.32</b> | 0.2<br><b>0.32</b> | V<br>max | | | | | | $V^{+} = 1.8V$<br>$R_{L} = 2 k\Omega \text{ to } V^{+}/2$ | 1.75 | 1.6<br><b>1.44</b> | 1.6<br><b>1.44</b> | V<br>min | | | | | | | 0.05 | 0.2<br><b>0.32</b> | 0.2<br><b>0.32</b> | V<br>max | | | | ls on | Supply Current<br>when Powered ON | Single, LMC6681<br>V <sub>CM</sub> = 1.5V | 0.7 | 1.1<br>1.32 | 1.1<br>1.32 | mA<br>max | | | | | | Dual, LMC6682 | | Dual, LMC6682<br>V <sub>CM</sub> = 1.5V | 1.4 | 2.2<br><b>2.7</b> | 2.2<br><b>2.7</b> | mA<br>max | | | | Quad, LMC6684<br>V <sub>CM</sub> = 1.5V | 2.8 | 4.4<br><b>5.3</b> | 4.4<br><b>5.3</b> | mA<br>max | | | | Is off | Supply Current<br>when Powered OFF | Single, LMC6681<br>V <sub>PD</sub> = 1.5V | 0.5 | 1.5<br><b>2.7</b> | 1.5<br><b>2.7</b> | μA<br>max | | | | | | Dual, LMC6682<br>V <sub>PD</sub> = 1.5V | 0.5 | 1.5<br><b>2.7</b> | 1.5<br><b>2.7</b> | μA<br>max | | | | | | Quad, LMC6684<br>V <sub>PD</sub> = 1.5V | 1.0 | 3.0<br><b>5.4</b> | 3.0<br><b>5.4</b> | μA<br>max | | | **5V DC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J=25^{\circ}C$ , $V^+=5.0V$ , $V^-=0V$ , $V_{CM}=V_O=V^+/2$ , $V_{PD}=0.9V$ and $R_L\geq 1~M\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | |-------------------|---------------------------------------|-----------------------------------------------------------|-----------------|----------------------------------------------------------|----------------------------------------------------------|-----------| | V <sub>OS</sub> | Input Offset Voltage | V <sub>CM</sub> = 1.5V | 0.5 | 1<br>1.5 | 3<br><b>3.5</b> | mV<br>max | | TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift | | 1.5 | | | μV/°C | | IB | Input Current | (Note 12) | 0.08 | 20 | 20 | pA max | | los | Input Offset Current | (Note 12) | 0.04 | 10 | 10 | pA max | | R <sub>IN</sub> | Input Resistance | | >1 | | | Tera Ω | | CIN | Input Capacitance | | 3 | | | pF | | CMRR | Common Mode<br>Rejection Ratio | (Note 13) | 82 | 70<br><b>65</b> | 65<br><b>62</b> | dB<br>min | | PSRR | Power Supply Rejection<br>Ratio | $\pm 1.5V \le V_S \le \pm 2.5V$<br>$V_O = V^+/2 = V_{CM}$ | 82 | 70<br><b>65</b> | 65<br><b>62</b> | dB<br>min | | V <sub>CM</sub> | Input Common Mode<br>Voltage Range | CMRR > 50 dB | 5.3 | 5.18<br><b>5.00</b> | 5.18<br><b>5.00</b> | V<br>min | | | | | -0.3 | -0.18<br><b>0.00</b> | -0.18<br><b>0.00</b> | V<br>max | | V <sub>O</sub> | Output Swing | $R_L = 2 k\Omega \text{ to V}^+/2$ | 4.9 | 4.85<br><b>4.58</b> | 4.85<br><b>4.58</b> | V<br>min | | | | | 0.05 | 0.2<br><b>0.28</b> | 0.2<br><b>0.28</b> | V<br>max | | I <sub>S ON</sub> | Supply Current<br>when Powered ON | Single, LMC6681<br>V <sub>CM</sub> = 1.5V | 0.8 | 1.24<br><b>1.49</b> | 1.24<br><b>1.49</b> | mA<br>max | | | | Dual, LMC6682<br>V <sub>CM</sub> = 1.5V | 1.5 | 2.48<br><b>3.00</b> | 2.48<br><b>3.00</b> | mA<br>max | | | | Quad, LMC6684<br>V <sub>CM</sub> = 1.5V | 3.0 | 4.96<br><b>6.00</b> | 4.96<br><b>6.00</b> | mA<br>max | | Is OFF | Supply Current<br>when Powered OFF | Single, LMC6681<br>V <sub>PD</sub> = 4.3V | 0.5 | 1.5<br><b>2.1</b> | 1.5<br><b>2.1</b> | μA<br>max | | | | Dual, LMC6682<br>V <sub>PD</sub> = 4.3V | 0.5 | 1.5<br><b>2.1</b> | 1.5<br><b>2.1</b> | μA<br>max | | | | Quad, LMC6684<br>V <sub>PD</sub> = 4.3V | 1.0 | 3.0<br><b>4.2</b> | 3.0<br><b>4.2</b> | μA<br>max | 6501124 0090936 934 10V DC Electrical Characteristics Unless otherwise specified, all limits guaranteed for $T_J=25^{\circ}C$ , $V^+=10.0V$ , $V^-=0V$ , $V_{CM}=V_O=V^+/2$ , $V_{PD}=1.2V$ and $R_L>1~M\Omega$ . Boldface limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | |--------------------|------------------------------------------|---------------------------------------------|----------|-----------------|----------------------------------------------------------|----------------------------------------------------------|-----------| | V <sub>OS</sub> | Input Offset Voltage | V <sub>CM</sub> = 1.5V | | 0.5 | 1<br>1.5 | 3<br><b>3.5</b> | mV<br>max | | TCV <sub>OS</sub> | Input Offset Voltage<br>Average Drift | | | 1.5 | | | μV/°C | | l <sub>B</sub> | Input Current | (Note 12) | | 0.08 | 20 | 20 | pA max | | los | Input Offset Current | (Note 12) | | 0.04 | 10 | 10 | pA max | | R <sub>IN</sub> | Input Resistance | | | >1 | | | Tera Ω | | C <sub>IN</sub> | Input Capacitance | | | 3 | | | pF | | CMRR | Common Mode<br>Rejection Ratio | (Note 13) | | 82 | 65<br><b>62</b> | 65<br><b>62</b> | dB<br>min | | PSRR | Positive Power Supply<br>Rejection Ratio | $\pm 1.1V \le V_S \le \pm 5V$ $V_O = V^+/2$ | | 82 | 70<br><b>65</b> | 65<br><b>62</b> | dB<br>min | | V <sub>CM</sub> | Input Common Mode<br>Voltage Range | CMRR > 50 dB | | 10.30 | 10.18<br><b>10.00</b> | 10.18<br><b>10.00</b> | V<br>min | | | | | | -0.30 | -0.18<br><b>0.00</b> | -0.18<br><b>0.00</b> | V<br>max | | v <sub>o</sub> | Output Swing | $R_L = 2 k\Omega \text{ to V}^+/2$ | | 9.93 | 9.7<br><b>9.58</b> | 9.7<br><b>9.58</b> | V<br>min | | | | | | 0.08 | 0.3<br><b>0.42</b> | 0.3<br><b>0.42</b> | V<br>max | | A <sub>V</sub> | Large Signal | $R_L = 2 k\Omega \text{ to V}^+/2$ | Sourcing | 89 | 25 | 25 | V/mV | | | Voltage Gain | (Note 12) | Sinking | 224 | 25 | 25 | V/mV | | Isc | Output Short Circuit<br>Current | Sourcing, V <sub>O</sub> = 0V<br>(Note 14) | | 65 | 30<br><b>22</b> | 30<br><b>22</b> | mA<br>min | | | | Sinking, V <sub>O</sub> = 10V<br>(Note 14) | | 70 | 30<br><b>22</b> | 30<br><b>22</b> | mA<br>min | | Ison | Supply Current<br>when Powered ON | Single, LMC6681<br>V <sub>CM</sub> = 1.5V | | 0.9 | 1.50<br><b>1.8</b> | 1.50<br><b>1.8</b> | mA<br>max | | | | Dual, LMC6682<br>V <sub>CM</sub> = 1.5V | | 1.6 | 3.00<br><b>3.6</b> | 3.00<br><b>3.6</b> | mA<br>max | | | | Quad, LMC6684<br>V <sub>CM</sub> = 1.5V | | 3.2 | 6.00<br><b>7.2</b> | 6.00<br><b>7.2</b> | mA<br>max | | <sup>l</sup> s off | Supply Current<br>when Powered OFF | Single, LMC6681<br>V <sub>PD</sub> = 9.3V | | 0.5 | 5<br><b>7</b> | 5<br><b>7</b> | μA<br>max | | | | Dual, LMC6682<br>V <sub>PD</sub> = 9.3V | | 0.5 | 5<br><b>7</b> | 5<br><b>7</b> | μA<br>max | | | | Quad, LMC6684<br>V <sub>PD</sub> = 9.3V | | 1.0 | 10<br>14 | 10<br><b>14</b> | μA<br>max | ## **Powerdown DC Threshold Characteristics** Boldface limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | LMC6681AI, LMC<br>LMC6682AI, LMC<br>LMC6684AI, LMC | | 682BI | Units | |-----------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-----|--------------------|-------| | | | | Min | Тур | Max | 1 | | $V_{PD,\;IL}$ | Powerdown Voltage Input Low (Device<br>Powered ON; Amplifier meets all | V + = 2.2V<br>V = 0V | | | 0.4<br><b>0.25</b> | V | | | specs in the datasheet tables) | A- = 0A<br>A+ = 3A | | | 0.6<br><b>0.45</b> | V | | | | V <sup>+</sup> = 5V<br>V = 0V | | | 0.9<br><b>0.75</b> | V | | | | V+ = 10V<br>V- = 0V | | | 1.2<br><b>1.05</b> | V | | V <sub>PD, IH</sub> | Powerdown Voltage Input High (Device<br>Powered OFF; Refer to DC Electrical | V <sup>+</sup> = 2.2V<br>V <sup>-</sup> = 0V | 1.5<br><b>1.65</b> | | | ٧ | | Characteristics for I <sub>S OFF</sub> specs) | Characteristics for I <sub>S OFF</sub> specs) | $\begin{array}{c} \Lambda_{-} = 0\Lambda \\ \Lambda_{+} = 3\Lambda \end{array}$ | 2.3<br><b>2.45</b> | | | V | | | | V + = 5V<br>V - = 0V | 4.3<br><b>4.45</b> | | | V | | | | V+ = 10V<br>V- = 0V | 9.3<br><b>9.45</b> | | | V | ## **AC Electrical Characteristics** Unless otherwise specified, all limits guaranteed for $T_J = 25^{\circ}C$ , $V^+ = 3V$ , $V^- = 0V$ , $V_{CM} = V_O = V^+/2$ , $V_{PD} = 0.6V$ and $R_{L} > 1 \text{ M}\Omega$ . **Boldface** limits apply at the temperature extremes (Note 16). | Symbol | Parameter | Conditions | Typ<br>(Note 5) | LMC6681AI<br>LMC6682AI<br>LMC6684AI<br>Limit<br>(Note 6) | LMC6681BI<br>LMC6682BI<br>LMC6684BI<br>Limit<br>(Note 6) | Units | |----------------|---------------------------------------|----------------------------------------------------------------------------------|-----------------|----------------------------------------------------------|----------------------------------------------------------|------------------------| | ton | Time Delay for<br>Device to Power ON | (Note 15) | 50 | 200 | 200 | μs | | toff | Time Delay for<br>Device to Power OFF | (Note 15) | 0.5 | 2 | 2 | μs | | SR | Slew Rate | (Note 8) | 1.2 | 0.7<br><b>0.55</b> | 0.7<br><b>0.55</b> | V/µs | | | | V <sup>+</sup> = 10V, (Note 10) | 1.2 | 0.7<br><b>0.55</b> | 0.7<br><b>0.55</b> | min | | GBW | Gain-Bandwidth Product | | 1.2 | | | MHz | | φm | Phase Margin | | 50 | | | Deg | | Gm | Gain Margin | | 12 | | | dB | | | Amp-to-Amp Isolation | V+ = 10V (Note 9) | 130 | | | ₫B | | e <sub>n</sub> | Input-Referred<br>Voltage Noise | f = 1 kHz<br>V <sub>CM</sub> = 0.5V | 32 | | | nV<br>√Hz | | in | Input-Referred<br>Current Noise | f = 1 kHz | 0.5 | | | $\frac{fA}{\sqrt{Hz}}$ | | T.H.D. | Total Harmonic Distortion | $f = 1 \text{ kHz}, A_V = +1$<br>$R_L = 10 \text{ k}\Omega, V_O = 2 \text{ Vpp}$ | 0.01 | | | % | Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the electrical characteristics. Note 3: Human body model 1.5 k() in series with 100 nF Note 3: Applies to both single-supply and split-supply operation. Continous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Note 4: The maximum power dissipation is a function of $T_{J}$ (max), $\theta_{JA}$ , and $T_{A}$ . The maximum allowable power dissipation at any ambient temperature is $P_{D} = (T_{J}(max)_{J} - T_{A})/\theta_{JA}$ . All numbers apply for packages soldered directly into a PC board. Note 5: Typical Values represent the most likely parametric norm. Note 6: All limits are guaranteed by testing or statistical analysis. Note 7: $V^+ = 3V$ , $V_{CM} = 0.5V$ . For sourcing and sinking, $0.5V \le V_O \le 2.5V$ . Note 8: V<sup>+</sup> = 3V. Connected as Voltage Follower with 2V step input, and the output is measured from 15%-85%. Number specified is the slower of the positive or negative slew rates. Note 9: input referred, V : = 10V, and $R_L = 100 \text{ k}\Omega$ connected to 5V. Each amp excited in turn with 1 kHz to produce $V_O = 2 \text{ V}_{PP}$ . Note 10: V + = 10V. Connected as voltage follower with 8V step Input, and output is measured from 15%-85%. Number specified is the slower of the positive or negative slew rates. Note 11: Limiting input pin current is only necessary for input voltages that exceed absolute maximum input voltage ratings. Note 12: Guaranteed limits are dictated by tester limitations and not device performance. Actual performance is reflected in the typical value. Note 13: CMRR $^+$ and CMRR $^-$ are tested, and the number indicated is the lower of the two values. For CMRR $^+$ , V $^+$ /2 < V $^+$ for 1.8V, 2.2V, 3V, 5V, and 10V. For CMRR $^-$ , 0 < V $^-$ CM < V $^+$ /2 for 3V, 5V and 10V. For 1.8V and 2.2V, 0.25 < V $^-$ CM < V $^+$ $^-$ 0.3. Note 14: V $^+$ = 10V, V $_{CM}$ = 0.5V. For Sourcing tests, 1V $\le$ V $_{O}$ $\le$ 5V. For Sinking tests, 5V $\le$ V $_{O}$ $\le$ 9V. Note 15: The propagation delays are measured using an input waveform of f = 5 Hz, and magnitude of 2.4V. Refer to Section 6.3 and Figures 14, 15 for a detailed explanation. Note 16: The V<sub>PD</sub> (threshold low and threshold high) limits are guaranteed at room temperature and at temperature extremes. Room temperature limits are production tested. Limits at temperature extremes are guaranteed via correlation using temperature regression analysis methods. Refer to Section 6.2 for an overview of the threshold voltaces. # Typical Performance Characteristics (Continued) $V_S^+=3V$ , Single Supply, $T_A=25^{\circ}\mathrm{C}$ unless otherwise specified ## **Application Information** # 1.0 Input Common-Mode Voltage Range The LMC6681/2/4 has a rail-to-rail input common-mode voltage range. Figure 1 shows an input voltage exceeding both supplies with no resulting phase inversion on the output. TL/H/12042-5 FIGURE 1. An Input Signal Exceeds the LMC6681/2/4 Power Supply Voltages with No Output Phase Inversion The absolute maximum input voltage at V $^+=3$ V is 300 mV beyond either supply rail at room temperature. Voltages greatly exceeding this absolute maximum rating, as in Figure 2, can cause excessive current to flow in or out of the input pins, possibly affecting reliability. The input current can be externally limited to $\pm 5$ mA, with an input resistor, as shown in Figure 3. TL/H/12042-6 FIGURE 2. A ±7.5V Input Signal Greatly Exceeds the 3V Supply in Figure 3, Causing No Phase Inversion Due to R<sub>1</sub> FIGURE 3. Input Current Protection for Voltages Exceeding the Supply Voltage ## 2.0 Rail-to-Rail Output The approximated output resistance of the LMC6681/2/4 is $50\Omega$ sourcing, and $50\Omega$ sinking at $V_S=3V$ . The maximum output swing can be estimated as a function of load using the calculated output resistance. ## 3.0 Low Voltage Operation The LMC6682 operates at supply voltages of 2.2V and 1.8V. These voltages represent the End of Discharge voltages of several popular batteries. The amplifier can operate from 1 Lead-Acid or Lithium Ion battery, or 2NiMH, NiCd, or Carbon-Zinc batteries. Nominal and End of Discharge of Voltage of several batteries are listed below. | Battery Type | Nominal Voltage | End of Discharge<br>Voltage | |--------------|-----------------|-----------------------------| | NiMH | 1.2V | 1V | | NiCd | 1.2V | 1V | | Lead-Acid | 2V | 1.8V | | Silver Oxide | 1.6V | 1.3V | | Carbon-Zinc | 1.5V | 1.1V | | Lithium | 2.6V-3.6V | 1.7V-2.4V | At $V_S = 2.2V$ , the LMC6681/2/4 has a rail-to-rail input common-mode voltage range. *Figure 4* shows an input voltage extending to both supplies and the resulting output. TL/H/12042~8 FIGURE 4. The Input Common-Mode Voltage Range Extends to Both Supplies at $V_S = 2.2V$ The amplifier is operational at $V_S=1.8V$ , with guaranteed input common-mode voltage range, output swing, and CMRR specs. Figure 5 shows the response of the LMC6681/2/4 at $V_S=1.8V$ . TL/H/12042-9 FIGURE 5. Response of the LMC6681/2/4 at $V_S = 1.8V$ 6501124 0090942 138 ## **Application Information (Continued)** Figure 6 shows an input voltage exceeding both supplies with no resulting phase inversion on the output. FIGURE 6. An Input Voltage Signal Exceeds LMC6681/2/4 Power Supply Voltages of V<sub>S</sub> = 1.8V with No Output Phase Inversion ## 4.0 Capacitive Load Tolerance The LMC6681/2/4 can typically drive a 100 pF load with $V_S = 10V$ at unity gain without oscillating. The unity gain follower is the most sensitive configuration to capacitive load. Direct capacitive loading reduces the phase margin of opamps. The combination of the op-amp's output impedance and the capacitive load induces phase lag. This results in either an underdamped pulse response or oscillation. Capacitive load compensation can be accomplished using resistive isolation as shown in *Figure 7*. If there is a resistive component of the load in parallel to the capacitive component, the isolation resistor and the resistive load create a voltage divider at the output. This introduces a DC error at the output. FIGURE 7. Resistive Isolation of a 350 pF Capacitive Load Figure 8 displays the pulse response of the LMC6681 circuit in Figure 7. FIGURE 8. Pulse Response of the LMC6681 Circuit in Figure 7 Another circuit, shown in *Figure 9*, is also used to indirectly drive capacitive loads. This circuit is an improvement to the circuit shown *Figure 7* because it provides DC accuracy as well as AC stability. R1 and C1 serve to counteract the loss of phase margin by feeding the high frequency component of the output signal back to the amplifiers inverting input, thereby preserving phase margin in the overall feedback loop. The values of R1 and C1 should be experimentally determined by the system designer for the desired pulse response. Increased capacitive drive is possible by increasing the value of the capacitor in the feedback loop. FIGURE 9. The LMC6682 Compensated to Ensure DC Accuracy and AC Stability The pulse response of the circuit shown in Figure 9 is shown in Figure 10. FIGURE 10. Pulse Response of the LMC6682 Circuit Shown in Figure 9 ## **Application Hints** ## 5.0 Printed-Circuit-Board Layout for High-Impedance Work It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PC board. When one wishes to take advantage of the ultra-low input current of the LMC6681/2/4, typically less than 80 fA, it is essential to have an excellent layout. Fortunately, the techniques of obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PC board, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable. To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the LMC6681/2/4's inputs and the terminals of capacitors, diodes, conductors, resistors, relay terminals, etc. connected to the op-amp's inputs, as in Figure 11. To have a significant effect, guard rings should be placed in both the top and bottom of the PC board. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, since no leakage current can flow between two points at the same potential. For example, a PC board trace-to-pad resistance of $10^{12}\Omega$ , which is normally considered a very large resistance, could leak 5 pA if the trace were a 5V bus adjacent to the pad of the input. This would cause a 60 times degradation from the LMC6681/2/4's actual performance. However, if a guard ring is held within 5 mV of the inputs, then even a resistance of $10^{11}\Omega$ would cause only 0.05 pA of leakage current. See Figures 12a, 12b, and 12c for typical connections of guard rings for standard op-amp configurations. FIGURE 11. Example of Guard Ring in PC Board Layout (c) Follower FIGURE 12. Typical Connections of Guard Rings M06681 The designer should be aware that when it is inappropriate to lay out a PC board for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PC board: Don't insert the amplifier's input pin into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PC board construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 13. TL/H/12042-22 TL/H/12042 - 21 (Input pins are lifted out of PC board and soldered directly to components. All other pins are connected to PC board.) FIGURE 13. Air Wiring ## **Application Hints** (Continued) #### 6.0 Powerdown #### 6.1 PINOUT FOR THE LMC6681/LMC6682/LMC6684 For the LMC6681/2/4, the input, output, and power pins are the same as those used in the standard configuration. One of the other pins, pin 5 in the case of the LMC6681, is used to trigger the powerdown mode externally. The connection diagrams for the LMC6681/2/4 are shown on the front page of the datasheet. The LMC6684 has 2 powerdown options. Each of the powerdown pins disables two amplifiers. If both the powerdown pins are pulled high, all four amplifiers will be disabled. Referring to the connection diagrams on the front page of the datasheet, Pin 5 disables amplifiers B and C and Pin 13 disables amplifiers A and D. #### 6.2 EXPLANATION OF DATASHEET PARAMETERS The LMC6681/2/4 is ON (meets all the datasheet specs) when the voltage applied to the powerdown pin, VPD is a logic low. The device is OFF when $V_{\mbox{\scriptsize PD}}$ is a logic high. These logic levels are indicated in the test conditions in the datasheet tables. Summarizing these numbers: | Supply | Logic | High [V] | Logic Low [V] | | | |---------|-----------------------|------------------------|-----------------------|------------------------|--| | Voltage | at room | over temp | at room | over temp | | | 2.2V | V <sub>PD</sub> ≥ 1.5 | V <sub>PD</sub> ≥ 1.65 | V <sub>PD</sub> ≤ 0.4 | V <sub>PD</sub> ≤ 0.25 | | | 3V | V <sub>PD</sub> ≥ 2.3 | V <sub>PD</sub> ≥ 2.45 | V <sub>PD</sub> ≤ 0.6 | V <sub>PD</sub> ≤ 0.45 | | | | | V <sub>PD</sub> ≥ 4.45 | | | | | 10V | $V_{PD} \geq 9.3$ | V <sub>PD</sub> ≥ 9.45 | $V_{PD} \leq 1.2$ | V <sub>PD</sub> ≤ 1.05 | | In applications when the powerdown pin is not triggered externally, it is pulled to a logic low internally through a current source. The ton and toff specs will essentially be the same for a V<sub>PD</sub> in the specified range. This means that the LMC6681/2/4 will typically be fully operational 50 µs after a logic low has been applied to the powerdown pin. Please note that the frequency of V<sub>PD</sub> is 5 Hz. #### 6.3 TEST CIRCUIT TO MEASURE ton AND toff The circuit used to measure the toN, and toFF during the powerdown operation is a voltage follower with a load of 2 kΩ as shown in Figure 14. When the input to the powerdown pin is low, the LMC6681/2/4 is on. Since the amplifier is connected in the voltage follower configuation, the output of the circuit is - 1V. When the powerdown pin is pulled high, the amplifier shuts down, and draws less than 2 $\mu$ A/Amplifier. In this powerdown mode, the output pin has high impedance, and the output of the circuit is pulled to 0V. toN is specified as the time between the 50% points of the trailing edges of the input waveform at the powerdown pin, and the waveform at the output pin. Similarly, the tope is specified as the time between the 50% points of the leading edges of the input waveform at the powerdown pin, and the waveform at the output pin. FIGURE 14. Test Circuit for ton and toff Measurements 0 V -1.2V (200 mV/div) 10 μs/div Time (b) toN Measurement TL/H/12042-29 Tt /H/12042-16 FIGURE 15 6501124 0090945 947 14 ## **Application Hints** (Continued) # 7.0 Compensating for Input Capacitance It is quite common to use large values of feedback resistance with amplifiers that have ultra-low input current, like the LMC6681/2/4. Large feedback resistors can react with small values of input capacitance due to transducers, photodiodes, and circuits board parasitics to reduce phase margins. TL/H/12042-15 FIGURE 16. Canceling the Effect of Input Capacitance The effect of input capacitance can be compensated for by adding a feedback capacitor. The feedback capacitor (as in *Figure 16*), C<sub>F</sub>, is first estimated by: $$\frac{1}{2\pi R_1 C_{IN}} \ge \frac{1}{2\pi R_2 C_F}$$ $R_1C_{IN} \leq R_2C_F$ which typically provides significant overcompensation. Printed circuit board stray capacitance may be larger or smaller than that of a breadboard, so the actual optimum value for $C_F$ may be different. The values of $C_F$ should be checked on the actual circuit. (Refer to the LMC660 quad CMOS amplifier data sheet for a more detailed discussion.) ## 8.0 Spice Macromodel A Spice Macromodel is available for the LMC6681/2/4. The model includes a simulation of: - Input common-mode voltage range - Frequency and transient response - · GBW dependence on loading conditions - · Quiescent and dynamic supply current - · Output swing dependence on loading conditions and many more characteristics as listed on the macromodel disk. Contact the National Semiconductor Customer Response Center at 1-800-272-9959 to obtain an operational amplifier spice macromodel library disk. ## **Applications** ## **Transducer Interface Circuits** #### A. PIEZOELECTRIC TRANSDUCERS TL/H/12042-24 ### FIGURE 17. Transducer Interface Application The LMC6681 can be used for processing of transducer signals as shown in the circuit below. The two 11 M $\Omega$ resistors provide a path for the DC currents to ground. Since the resistors are bootstrapped to the output, the AC input resistance of the LMC6681 is much higher. TL/H/12042-36 #### FIGURE 18. LMC6681 Used for Signal Processing An input current of 80 fA and a CMRR of 82 dB causes an insignificant error offset voltage at the output. The rail-to-rail performance of the amplifier also provides the maximum dynamic range for the transducer signals. #### **B. PHOTODIODE AMPLIFIERS** TL/H/12042-26 FIGURE 19. Photodiode Amplifier Photocells can be used in light measuring instruments. An error offset voltage is produced at the output due to the input current and the offset voltage of the amplifier. The LMC6682, which can be operated off a single battery is an excellent choice for this application with its 80 fA input current and 0.5 mV offset voltage. ## **Applications** (Continued) ## Low Voltage Peak Detector TL/H/12042-23 ### FIGURE 20. Low Voltage Peak Detector The accuracy of the peak detector is dependent on the leakage currents of the diodes and the capacitors, and the non-idealities of the amplifier. The parameters of the amplifier which can limit the performance of this circuit are (a) Finite slew rate, (b) Input current, and (c) Maximum output current of the amplifier. The input current of the amplifier causes a slow discharge of the capacitor. This phenomenon is called "drooping". The LMC6682 has a typical input current of 80 fA. This would cause the capacitor to droop at a rate of dV/dt = $I_{\rm B}/C=80~{\rm fA}/100~{\rm pF}=0.008~{\rm V}/\mu{\rm s}$ . Accuracy in the amplitude measurement is also maintained by an offset voltage of 0.5 mV, and an open-loop gain of 120 dB. #### **Oscillators** FIGURE 21. 1 Hz Square-Wave Oscillator For single supply 5V operation, the output of the circuit will swing from 0V to 5V. The voltage divider set up $\rm R_2$ , $\rm R_3$ and $\rm R_4$ will cause the non-inverting input of the LMC6681/2/4 to move from 1.67V ( $^{1}\!\!_{2}$ of 5V) to 3.33V ( $^{2}\!\!_{3}$ of 5V). This voltage behaves as the threshold voltage. $R_1$ and $C_1$ determine the time constant for the circuit. The frequency of oscillation, $f_{OSC}$ is $\left(\frac{1}{2\Delta t}\right)$ , where $\Delta t$ is the time the amplifier input takes to move from 1.67V to 3.33V. The calculations are shown below. $$1.67 = 5\left(1 - e^{-\frac{t_1}{\tau}}\right)$$ where $\tau = RC = 0.68$ seconds $\rightarrow t_1 = 0.27$ seconds. and $$3.33 = 5\left(1 - e^{-\frac{t_2}{\tau}}\right)$$ $\rightarrow$ t<sub>2</sub> = 0.74 seconds Then, $$f_{OSC}=\left(\frac{1}{2\Delta t}\right)$$ $$=\frac{1}{2(0.74-0.27)}$$ $\approx 1.147$ ## LMC6681/2/4 as a Comparator TL/H/12042-31 #### FIGURE 22. Comparator with Hysteresis Figure 22 shows the application of the LMC6681/2/4 as a comparator. The hysteresis is determined by the ratio of the two resistors. Since the supply current of the LMC6681/2/4 is less than 1 mA, it can be used as a low power comparator, in applications where the quiescent current is an important parameter. At $V_S = 3V$ , typical propagation delays would be on the order of $t_{PHL} = 6~\mu s$ , and $t_{PLH} = 5~\mu s$ . ## Applications (Continued) ### **Filters** TL/H/ 120- #### FIGURE 23. Wide-Band Band-Pass Filter The filter shown in Figure 23 is used to process "voice-band" signals. The bandpass filter has a DC gain of 40 dB. The two corner frequencies, $f_1$ and $f_2$ are calculated as $$\begin{split} f_1 &= \frac{1}{2\pi R_1 C_1} = \frac{1}{2\pi (10 \text{ k}\Omega) (79 \text{ nF})} = 200 \text{ Hz} \\ f_2 &= \frac{1}{2\pi R_2 C_2} = \frac{1}{2\pi (1 \text{ M}\Omega) (40 \text{ pF})} = 4 \text{ kHz} \end{split}$$ The LMC6681/2/4, with its rail-to-rail input common-mode voltage range and high gain (120 dB typical, $R_L=10~\mathrm{k}\Omega)$ is extremely well suited for such filter applications. The rail-to-rail input range allows for large input signals to be processed without distortion. The high gain means that the circuit can provide filtering and gain in one stage, instead of the typical two stage filter. This implies a reduction in cost, and savings of space and power. This is an illustration of the conceptual use of the LMC6681/2/4. The selectivity of the filter can be improved by increasing the order (number of poles) of the design. ## Sample-and-Hold Circuits FIGURE 24. Sample-and-Hold Application When the "Switch" is closed during the Sample Interval, $C_{HOLD}$ charges up to the value of the input signal when the "Switch" is open, $C_{HOLD}$ retains this value as it is buffered by the high input impedance of the LMC6681. Errors in the "hold" voltage are caused by the input current of the amplifier, the leakage current of the CD4066, and the leakage current of the capacitor. While an input current of 80 fA minimizes the accumulation rate for error in this circuit, the LMC6681's CMRR of 82 dB allows excellent accuracy throughout the amplifier's rail-to-rail dynamic capture range. ## **Battery Monitoring Circuit** FIGURE 25a. Circuit Used to Sense Charging FIGURE 25b. Circuit Used to Sense Discharging The LMC6681/2/4 has been optimized for performance at 3V, and also has guaranteed specs at 1.8V and 2.2V. In portable applications, the R<sub>LOAD</sub> represents the laptop/ notebook, or any other computer which the battery is powering. A desired output voltage can be achieved by manipulating the ratios of the feedback resistors. During the charging cycle, the current flows out of the battery as shown. While during discharge, the current is in the reverse direction. Since the current can range from a few milliamperes to amperes, the amplifier will have to sense a signal below ground during the discharge cycle. At 3V, the LMC6681/2/4 can accept a signal up to 300 mV below ground. The common-mode voltage range of the LMC6681/2/4, which extends beyond both rails, is thus a very useful feature in this application. A typical offset voltage of 0.5 mV, and CMRR of 82 dB maintain accuracy in the circuit output, while the rail-to-rail output performance allows for a maximum signal range. ## Physical Dimensions inches (millimeters) 8-Pin Small Outline Package Order Number LMC6681AIM or LMC6681BIM NS Package Number M08A N16A (REV E 16-Pin Molded Dual-In-Line Package Order Number LMC6684AIN or LMC6684BIN NS Package Number N16A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: 1(800) 272-9959 TWX: (910) 339-9240 National Semiconductor GmbH Industriestrasse 10 D-82256 Fürstenfeldbruck Germany Tel: (0-81-41) 103-0 Telex: 527649 Fax: (0-81-41) 10-35-06 National Semiconductor Japan Ltd. Sumitomo Chemical Engineering Center Bidg. 7F 1-7-1, Nakasa, Miharna-Ku Chiba-Chy, Oba Prefecture 261 Tet (043) 299-2300 Fax: (043) 299-2500 National Semiconductor Hong Kong Ltd. 13th Floor, Straight Block Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tal: (852) 737-1600 Telex: 51292 NSHKL Fax: (852) 736-9960 National Semiconductores Do Brazil Ltda. Rue Deputado Lacorda Franco 120:3A Sao Paulo-SP Brazil 05418-000 Tel: (55-11) 212-5066 Telex: 391-1131931 NSBR BR Fax: (55-11) 212-1181 National Semiconductor (Australia) Pty, Ltd. 16 Business Park Dr Notting Hill, VIC 3168 Australia Tel: (3) 558-9999 Fax: (3) 558-9998 National does not assume any responsibility for use of any circuitry described, no orcuit patent licenses are implied and National reserves the right at any tir 44168