

Zero Drift, Precision Instrumentation Amplifier with Digitally Programmable Gain

### **DESCRIPTIO U FEATURES**

The LTC® 6915 is a precision programmable gain instrumentation amplifier. The gain can be programmed to 0, 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, 1024, 2048, or 4096 through a parallel or serial interface. The CMRR is typically 125dB with a single 5V supply with any programmed gain. The offset is below 10<sub>u</sub>V with a temperature drift of less than 50nV/°C.

The LTC6915 uses charge balanced sampled data techniques to convert a differential input voltage into a single ended signal that is in turn amplified by a zero-drift operational amplifier.

The differential inputs operate from rail-to-rail and the single-ended output swings from rail-to-rail. The LTC6915 can be used in single power supply applications as low as 2.7V, or with dual ±5V supplies. The LTC6915 is available in a 16-lead SSOP package and a 12-lead DFN surface mount package.

 $\overline{\mathcal{I}}$ , LTC and LT are registered trademarks of Linear Technology Corporation.

- **14 Levels of Programmable Gain**
- **125dB CMRR Independent of Gain**
- **Gain Accuracy 0.1% (Typ)**
- **Maximum Offset Voltage of 10**µ**V**
- **Maximum Offset Voltage Drift: 50nV/**°**C**
- **Rail-to-Rail Input and Output**
- **Parallel or Serial (SPI) Interface for Gain Setting**
- Supply Operation: 2.7V to  $±5.5V$
- Typical Noise:  $2.5\mu V_{P-P}$  (0.01Hz to 10Hz)
- 16-Lead SSOP and 12-Lead DFN Packages

# **APPLICATIONS**

- Thermocouple Amplifiers
- Electronic Scales
- Medical Instrumentation
- Strain Gauge Amplifier
- **High Resolution Data Acquisition**

# **TYPICAL APPLICATION**



**Differential Bridge Amplifier with Gain Programmed through the Serial Interface**



1

# **ABSOLUTE MAXIMUM RATINGS** (Note 1)





# **PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

### **ELECTRICAL CHARACTERISTICS The** ● **denotes the specifications which apply over the full operating**

**temperature range, otherwise specifications are at**  $T_A = 25$ **°C.** 







**The** ● **denotes the specifications which apply over the full operating**

### **ELECTRICAL CHARACTERISTICS**

**temperature range, otherwise specifications are at TA = 25**°**C.**



### **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25**°**C.**





### **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25**°**C.**





5

# **ELECTRICAL CHARACTERISTICS**

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** These parameters are tested at ±5V supply; at 3V and 5V supplies they are guaranteed by design.

**Note 3:** These parameters are guaranteed by design. Thermocouple effects preclude measurement of these voltage levels in high speed automatic test systems.  $V_{OS}$  is measured to a limit set by test equipment capability.

**Note 4:** If the total source resistance is less than 10k, no DC errors result from the input bias current or mismatch of the input bias currents or the mismatch of the resistances connected to  $IN^-$  and  $IN^+$ .

**Note 5:** The PSRR measurement accuracy depends on the proximity of the power supply bypass capacitor to the device under test. Because of this, the PSRR is 100% tested to relaxed limits at final test. However, their values are guaranteed by design to meet the data sheet limits.

**Note 6:** Supply current is dependent on the clock frequency. A higher clock frequency results in higher supply current.

**Note 7:** Guaranteed by design, not subject to test.

# **TYPICAL PERFORMANCE CHARACTERISTICS**







**Input Offset Voltage vs Input Common Mode**







### **TYPICAL PERFORMANCE CHARACTERISTICS**



**Error Due to Input R<sub>S</sub> Mismatch vs Input Common Mode**







**Error Due to Input R<sub>S</sub> Mismatch vs Input Common Mode**





**Error Due to Input R<sub>S</sub> vs Input Common Mode**



**Error Due to Input R<sub>S</sub> Mismatch vs Input Common Mode**







7

# **TYPICAL PERFORMANCE CHARACTERISTICS**



FREQUENCY (Hz) 1 CMRR (db) 130 120 110 100 90 80 70 10 100 1000 6915 G18  $V_S = 3V$ ,  $5V$ ,  $\pm 5V$  $V_{IN} = 1V_{P-P}$  $R^+ = R^- = 1k$ R+  $= R^{-} = 10k$  $R^+ = 10k$ ,  $R^- = 0k$ + – R+  $\begin{array}{ccc} \mathsf{M} & \mathsf{R}^+ \\ \mathsf{R}^- & & \mathsf{R}^+ \end{array}$  $= 0k, R = 10k$ 

**Input Referred Noise in 10Hz Bandwidth**



**Low Gain Settling Time vs Settling Accuracy**

10





### **TYPICAL PERFORMANCE CHARACTERISTICS**



### **U U U PI FU CTIO S (DFN/GN Packages)**

**IN– (Pin 1/Pin 2):** Inverting Analog Input.

**SHDN (Pin 1 GN Package Only):** Shutdown Pin. The IC is shut down when SHDN is tied to  $V^+$ . An internal current source pulls this pin to  $V^-$  when floating.

**IN+ (Pin 2/Pin 3):** Noninverting Analog Input.

**V– (Pin 3/Pin 4):** Negative Supply.

**CS(D0) (Pin 4/Pin 6):** TTL Level Input. When in serial control mode, this pin is the chip select input (active low); in parallel control mode, this pin is the LSB of the parallel gain control code.

**D<sub>IN</sub>(D1) (Pin 5/Pin 7):** TTL Level Input. When in serial control mode, this pin is the serial input data; in parallel mode, this pin is the second LSB of the parallel gain control code.

**HOLD\_THRU (Pin 5 GN Package Only):** TTL Level Input for Parallel Control Mode. When HOLD\_THRU is high, the parallel data is latched in an internal D-latch.

**CLK(D2) (Pin 6/Pin 8):** TTL Level Input. When in serial control mode, this pin is the clock of the serial interface; in parallel mode, this pin is the third LSB of the parallel gain control code.

**D<sub>OUT</sub>(D3) (Pin 7/Pin 9):** TTL Level Input. When in serial control mode, this pin is the output of the serial data; in parallel mode, this pin is the MSB of the 4-bit parallel gain control code. In parallel mode operation, if the data in to  $D_{OUT}$  (Pin 9) is from a voltage source greater than V<sup>+</sup> (Pin 12), then connect a resistor between the voltage source and  $D_{OUT}$  to limit the current into Pin 9 to 5mA or less.

**DGND (Pin 8/Pin 10):** Digital Ground.

**PARALLEL SERIAL (Pin 9/Pin 11):** Interface Selection Input. When tied to V+, the interface is in parallel mode, i.e., the PGA gain is defined by the parallel codes  $(D3 \sim D0)$ , i.e.,  $\overline{CS}(D0)$ , DATA(D1), CLK(D2), and D<sub>OUT</sub>(D3). When PARALLEL\_SERIAL pin is tied to  $V^-$ , the PGA gain is set by the serial interface.

**REF (Pin 10/Pin 13):** Voltage Reference for PGA output.

**OUT (Pin 11/Pin 15):** Amplifier Output. The typical current sourcing/sinking of the OUT pin is 1mA. For minimum gain error, the load resistance should be 1k or greater (refer to the Output Voltage Swing vs Output Current and Gain Error vs Load Resistance in the Typical Performance Characteristics section).

**V+ (Pin 12/Pin 16):** Positive Supply.

**SENSE (Pin 14 GN Package Only):** Sense Pin. When the PGA drives a low resistance load and the interconnect resistance between the OUT pin and the load is not negligible, tying the SENSE pin as close as possible to the load can improve the gain accuracy.



# **BLOCK DIAGRAMS**





#### D3 | **X** D2 X D1 X D0 | X | D7•••••D4 X D3 D4 X D3 X D2 X D1 X D0 X D7••••D4 X D3 t6  $\overline{t}$  to  $\overline{t}$  $t_3 \longrightarrow$   $\qquad$   $\q$ t5 t<sub>1</sub>  $\leftarrow$   $\leftarrow$   $\leftarrow$  t<sub>4</sub> t<sub>8</sub> t2 PREVIOUS BYTE CURRENT BYTE CLK  $D_{IN}$ CS/LD DOUT 6915 TD **Timing Diagram of the Serial Interface**

### **TIMING DIAGRAM**

# **OPERATION**

#### **Theory of Operation (Refer to Block Diagrams)**

The LTC6915 uses an internal capacitor  $(C<sub>S</sub>)$  to sample a differential input signal riding on a DC common mode voltage (the sampling rate is 3kHz and the input switch-on resistance is 1k to 2k, depending on the power supply voltage). This capacitor's charge is transferred to a second  $internal$  hold capacitor  $(C_H)$  translating the common mode voltage of the input differential signal to that of REF pin. The resulting signal is amplified by a zero-drift op amp in the noninverting configuration. Gain control within the amplifier occurs by switching resistors from a matched resistor array. The LTC6915 has 14 levels of gain, controlled by the parallel or serial interface. A feedback capacitor  $C_F$  helps to reduce the switching noise. Due to the input sampling, an LTC6915 may produce aliasing errors for input signals greater than 1.5kHz (one half the 3kHz sampling frequency). However, if the input signal is bandlimited to less than 1.5kHz then an LTC6915 is useful as instrumentation or as a differential to single-ended AC amplifier with programmable gain.

#### **Parallel Interface**

As shown in Figure 1, connecting PARALLEL\_SERIAL to V+ allows the gain control code to be set through the parallel lines (D3, D2, D1, D0). When HOLD\_THRU is low



(referenced to DGND) or floating, the parallel gain control bits (D3  $\sim$  D0) directly control the PGA gain. When HOLD THRU is high, the parallel gain control bits are read into and held by a 4-bit latch. Any change at  $D3 \sim D0$  will not affect the PGA gain when HOLD THRU is high. Note that the DFN12 package does not have the HOLD\_THRU pin. Instead, it is tied to DGND internally. The  $D_{OUT}(D3)$  pin is bidirectional (output in serial mode, input in parallel mode). In parallel mode, the voltage at  $D_{\text{OUT}}(D3)$  cannot exceed V<sup>+</sup>; otherwise, large currents can be injected to V<sup>+</sup> through the parasitic diode (see Figure 2). Connecting a 10k resistor at the  $D_{OUT}(D3)$  pin if parallel mode is selected (see Figure 1) is recommended for current limiting.

#### **Serial Interface**

Connecting PARALLEL SERIAL to  $V^-$  allows the gain control code to be set through the serial interface. When  $\overline{\text{CS}}$  is low, the serial data on D<sub>IN</sub> is shifted into an 8-bit shiftregister on the rising edge of the clock, with the MSB transferred first (see Figure 3). Serial data on  $D_{\text{OUT}}$  is shifted out on the clock's falling edge. A high  $\overline{CS}$  will load the 4 LSBs of the shift-register into a 4-bit D-latch, which are the gain control bits. The clock is disabled internally when  $\overline{\text{CS}}$  is pulled high. Note: CLK must be low before  $\overline{\text{CS}}$ is pulled low to avoid an extra internal clock pulse.

# **OPERATION**

 $D_{\text{OUT}}$  is always active in serial mode (never tri-stated). This simplifies the daisy chaining of the multiple devices.  $D_{OUT}$ cannot be "wire-or" to other SPI outputs. In addition,  $D_{\text{OUT}}$ does not return to zero at the end of transmission, i.e. when  $\overline{CS}$  is pulled high.

A LTC6915 may be daisy-chained with other LTC6915s or other devices having serial interfaces by connecting the  $D_{\text{OUT}}$  to the  $D_{\text{IN}}$  of the next chip while CLK and  $\overline{\text{CS}}$  remain common to all chips in the daisy chain. The serial data is clocked to all the chips then the  $\overline{CS}$  signal is pulled high to update all of them simultaneously. Figure 4 shows an example of two LTC6915s in a daisy chained SPI configuration.







**Figure 2. Bidirectional Nature of D<sub>OUT</sub>/D3 Pin Figure 3. Diagram of Serial Interface** 



**(MSB First Out)**





### **OPERATION**



**Figure 4. 2 PGAs in a Daisy Chain**

The amplifier's gain is set as follows:



#### **Input Voltage Range**

The input common mode voltage range of the LTC6915 is rail-to-rail. However, the following equation limits the size of the differential input voltage:

$$
V^{-} \leq (V_{1N}^{+} - V_{1N}^{-}) + V_{REF} \leq V^{+} - 1.3
$$

Where  $V_{IN}$ <sup>+</sup> and  $V_{IN}$ <sup>-</sup> are the voltage of the differential input pins,  $V^+$  and  $V^-$  are the positive and negative supply voltages respectively and  $V_{\text{RFF}}$  is the voltage of REF pin. In addition,  $V_{IN}$ <sup>+</sup> and  $V_{IN}^-$  must not exceed the power supply voltages, i.e.,

$$
V^- < V_{IN}^+ < V^+ \text{ and } V^- < V_{IN}^- < V^+
$$

#### ±**5 Volt Operation**

When using the LTC6915 with supplies over 5.5V, care must be taken to limit the maximum difference between any of the input pins ( $IN<sup>+</sup>$  or  $IN<sup>-</sup>$ ) and the REF pin to 5.5V, i.e.,

$$
|V_{IN}^+ - V_{REF}|
$$
 < 5.5 and  $|V_{IN}^- - V_{REF}|$  < 5.5

If not, the device will be damaged. For example, if rail-torail input operation is desired when the supplies are at  $\pm 5V$ , the REF pin should be  $0, \pm 0.5V$ . As a second example, if the  $V^+$  pin is 10V, and the V<sup>-</sup> and REF pins are at 0, the inputs should not exceed 5.5V.



# **OPERATION**

### **Settling Time**

The sampling rate is 3kHz and the input sampling period during which  $C_S$  is charged to the input differential voltage,  $V_{IN}$ , is approximately 150 $\mu$ s. First assume that on each input sampling period,  $C_S$  is charged fully to  $V_{IN}$ . Since  $C_S$  $= C_H$  (= 1000pF), a change in the input will settle to N bits of accuracy at the op amp noninverting input after N clock cycles or 333µs(N). The settling time at the OUT pin is also affected by the internal op amp. Since the gain bandwidth of the internal op amp is typically 200kHz, the settling time is dominated by the switched-capacitor front end for gains below 100 (see the Low Gain Settling Time vs Settling Accuracy and the Settling Time vs Gain graphs in the Typical Performance Characteristics section). In addition, the worst case settling time after a device-enable (active low on Pin 1 of a GN package) is equal to the settling due to the gain plus the input settling time (333µs • N). For example, if an LTC6915 is enabled with a logic high on Pin 1 then, the maximum settling time to 10 bits of accuracy (0.1%) and a gain equal to 100 is 8.33ms  $( [333\mu s \cdot 1024] + 5 \text{ms}).$ 

#### **Input Current**

Whenever the differential input  $V_{IN}$  changes,  $C_H$  must be charged up to the new input voltage via  $C_S$ . This results in an input charging current during each input sampling period. Eventually,  $C_H$  and  $C_S$  will reach  $V_{IN}$  and ideally, the input current would go to zero for DC inputs.

In reality, there are additional parasitic capacitors which disturb the charge on  $C_S$  every cycle even if  $V_{IN}$  is a DC voltage. For example, the parasitic bottom plate capacitor on  $C_S$  must be charged from the voltage on the REF pin to the voltage on the IN– pin every cycle. The resulting input charging current decays exponentially during each input sampling period with a time constant equal to  $R_S C_S$ . If the voltage disturbance due to these currents settles before the end of the sampling period, there will be no errors due to source resistance or the source resistance mismatch between  $IN^+$  and  $IN^-$ . With  $R<sub>S</sub>$  less than 10k, no DC errors occur due to input current mismatch.

In the Typical Performance Characteristics section of this data sheet, there are curves showing the additional error from non-zero source resistance in the inputs. If there are no large capacitors across the inputs, the amplifier is less sensitive to source resistance and source resistance mismatch. When large capacitors are placed across the

inputs, the input charging currents are placed across the inputs. The input charging currents described above result in larger DC errors, especially with source resistor mismatches.

#### **Power Supply Bypassing**

In a dual supply operation, connect a 0.1µF bypass capacitor from each power supply pin  $(V^+)$  and  $V^-$ ) to an analog round plance surrounding an LTC6915. The bypass capacitor trace to the supply pins must be less than 0.2 inches (an X7R or X5R capacitor type is recommended). In single supply operation, connect the V– pin to the analog ground plane and bypass the  $V^+$  pin.

#### **Shutdown Modes**

The IC has two shutdown modes, hardware shutdown and software shutdown. When SHDN is tied to  $V^+$ , the IC is in hardware shutdown mode. During this shutdown mode, the gain setting digital interface (serial or parallel) and the main op amp are both disabled, thus the PGA dissipates very small supply current (see the Electrical Characteristic table). When SHDN is floating, an internal current source will pull it down to  $V^-$ . The digital interface is turned on to read the gain setting codes. The IC is in normal amplification mode as long as the gain control code is other than 0000. If the gain control code is 0000, the IC operates in software shutdown mode, i.e., the main op amp is turned off so that the PGA dissipates less power. The DFN package does not have hardware shutdown.

#### **Setting the Voltage at the REF Pin**

The current coming out of the REF pin may affect the reference voltage at the REF pin  $(V_{RFF})$ . If  $V_{RFF}$  is set by a resistive divider then the  $V_{REF}$  voltage is a function of the  $V_{\text{OUT}}$  voltage (see Figure 5). In order to minimize the  $V_{\text{RFF}}$ variations, the total resistance of R1 plus R2 should be much less than 32k (5k or less) or use a voltage reference to set V<sub>REF</sub>.





# **U TYPICAL APPLICATIO**

#### **Multiplexing Two LTC6915's**

Send a gain code of 0000 to one IC to set its output to a high impedance state and send a gain code other than 0000 to the second IC to set it for normal amplification. If both devices are ON, the 200 $\Omega$  resistors protect the outputs. The sense pin connection maintains gain accuracy for loads 1k or greater.



**Figure 6. A 2:1 Multiplexing Two LTC6915's with Daisy Chained Gain Control**





Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

# **TYPICAL APPLICATIO U**



**Figure 7. Bridge Amplifier with Programmable Gain and Analog to Digital Conversion. (Standby Current Less than 100**µ**A)**

### **RELATED PARTS**



