- High-Performance Static CMOS Technology - TMS470R1x 16/32-Bit RISC Core (ARM7TDMI™) - 24-MHz System Clock (48-MHz Pipeline Mode) - Independent 16/32-Bit Instruction Set - Open Architecture With Third-Party Support - Built-In Debug Module - Big-Endian Format Utilized - Integrated Memory - 64K-Byte Program Flash - One Bank With Five Contiguous Sectors - Internal State Machine for Programming and Erase - 4K-Byte Static RAM (SRAM) - Operating Features - Core Supply Voltage (VCC): 1.71 V-2.05 V - I/O Supply Voltage (VCCIO): 3.0 V–3.6 V - Low-Power Modes: STANDBY and HALT - Industrial Temperature Ranges - 470+ System Module - 32-Bit Address Space Decoding - Bus Supervision for Memory and Peripherals - Analog Watchdog (AWD) Timer - Real-Time Interrupt (RTI) - System Integrity and Failure Detection - Zero-Pin Phase-Locked Loop (ZPLL)-Based Clock Module With Prescaler - Multiply-by-4 or -8 Internal ZPLL Option - ZPLL Bypass Mode - Six Communication Interfaces: - Two Serial Peripheral Interfaces (SPIs) - 255 Programmable Baud Rates - Two Serial Communication Interfaces (SCIs) - 2<sup>24</sup> Selectable Baud Rates - Asynchronous/Isosynchronous Modes - Standard CAN Controller (SCC) - 16-Mailbox Capacity - Fully Compliant With CAN Protocol, Version 2.0B - Class II Serial Interface (C2SIa) - Two Selectable Data Rates - Normal Mode 10.4 Kbps and 4X Mode 41.6 Kbps - High-End Timer (HET) - 13 Programmable I/O Channels: - 12 High-Resolution Pins - 1 Standard-Resolution Pin - High-Resolution Share Feature (XOR) - HET RAM (64-Instruction Capacity) - 10-Bit Multi-Buffered ADC (MibADC) 8-Channel - 64-Word FIFO Buffer - Single- or Continuous-Conversion Modes - 1.55 $\mu s$ Minimum Sample and Conversion Time - Calibration Mode and Self-Test Features - Six External Interrupts - Flexible Interrupt Handling - 5 Dedicated General-Purpose I/O (GIO) Pins, 1 Input-Only GIO Pin, and 34 Additional Peripheral I/Os - External Clock Prescale (ECP) Module - Programmable Low-Frequency External Clock (CLK) - On-Chip Scan-Base Emulation Logic, IEEE Standard 1149.1 (1) (JTAG) Test-Access Port - 80-Pin Plastic Low-Profile Quad Flatpack (PN Suffix) - (1) The test-access port is compatible with the IEEE Standard 1149.1-1990, IEEE Standard Test-Access Port and Boundary Scan Architecture specification. Boundary scan is not supported on this device. # TMS470R1A64 80-PIN PN PACKAGE (TOP VIEW) A. GIOA[0]/INT0 (pin 23) is an input-only GIO pin. # **DESCRIPTION** The TMS470R1A64 <sup>(1)</sup> device is a member of the Texas Instruments TMS470R1x family of general-purpose16/32-bit reduced instruction set computer (RISC) microcontrollers. The A64 microcontroller offers high performance utilizing the high-speed ARM7TDMI 16/32-bit RISC central processing unit (CPU), resulting in a high instruction throughput while maintaining high code efficiency. The ARM7TDMI 16/32-bit RISC CPU views memory as a linear collection of bytes numbered upwards from 0. The TMS470R1A64 utilizes the big-endian format, where the most significant byte of a word is stored at the lowest numbered byte and the least significant byte at the highest numbered byte. High-end embedded control applications demand more performance from their controllers while maintaining low costs. The A64 RISC core architecture offers solutions to these performance and cost demands while maintaining low power consumption. The A64 device contains the following: - ARM7TDMI 16/32-Bit RISC CPU - TMS470R1x system module (SYS) with 470+ enhancements - 64K-byte Flash - 4K-byte SRAM - Throughout the remainder of this document, the TMS470R1A64 device will be referred to as either the full device name, TMS470R1A64, or asA64. - Zero-pin phase-locked loop (ZPLL) clock module - Analog watchdog (AWD) timer - Real-time interrupt (RTI) module - Two serial peripheral interface (SPI) modules - Two serial communication interface (SCI) modules - Standard CAN controller (SCC) - Class II serial interface (C2SIa) - 10-bit multi-buffered analog-to-digital converter (MibADC), 8-input channels - High-end timer (HET) controlling 13 I/Os - External Clock Prescale (ECP) - Up to 39 I/O pins and 1 input-only pin The functions performed by the 470+ system module (SYS) include: - Address decoding - Memory protection - Memory and peripherals bus supervision - Reset and abort exception management - · Prioritization for all internal interrupt sources - Device clock control - Parallel signature analysis (PSA) This data sheet includes device-specific information such as memory and peripheral select assignment, interrupt priority, and a device memory map. For a more detailed functional description of the SYS module, see the TMS470R1x System Module Reference Guide (literature number SPNU189). The A64 memory includes general-purpose SRAM supporting single-cycle read/write accesses in byte, half-word, and word modes. The Flash memory on the A64 device is a nonvolatile, electrically erasable and programmable memory implemented with a 32-bit-wide data bus interface. The Flash operates with a system clock frequency of up to 24 MHz. In pipeline mode, the Flash operates with a system clock frequency of up to 48 MHz. For more detailed information on the Flash, see the F05 Flash section of this data sheet and the *TMS470R1x F05 Flash Reference Guide* (literature number SPNU213). The A64 device has six communication interfaces: two SPIs, two SCIs, an SCC, and a C2SIa. The SPI provides a convenient method of serial interaction for high-speed communications between similar shift-register type devices. The SCI is a full-duplex, serial I/O interface intended for asynchronous communication between the CPU and other peripherals using the standard non-return-to-zero (NRZ) format. The SCC uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 megabit per second (Mbps). The SCC is ideal for applications operating in noisy and harsh environments (e.g., industrial fields) that require reliable serial communication or multiplexed wiring. The C2SIa allows the A64 to transmit and receive messages on a class II network following an SAE J1850 (2) standard. For more detailed functional information on the SPI, SCI, and SCC peripherals, see the specific *TMS470R1x Peripheral Reference Guides* (literature numbers SPNU195, SPNU196, and SPNU197, respectively). For more detailed functional information on the C2SIa peripheral, see the *TMS470R1x Class II Serial Interface A (C2SIa) Reference Guide* (literature number SPNU218). The HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The HET can be used for compare, capture, or general-purpose I/O. It is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. For more detailed functional information on the HET, see the *TMS470R1x High-End Timer (HET) Reference Guide* (literature number SPNU199). # TMS470R1A64 16/32-Bit RISC Flash Microcontroller SPNS099-NOVEMBER 2004 The A64 device has a 10-bit-resolution sample-and-hold MibADC. The MibADC channels can be converted individually or can be grouped by software for sequential conversion sequences. There are three separate groupings, two of which are triggerable by an external event. Each sequence can be converted once when triggered or configured for continuous conversion mode. For more detailed functional information on the MibADC, see the *TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide* (literature number SPNU206). The zero-pin phase-locked loop (ZPLL) clock module contains a phase-locked loop, a clock-monitor circuit, a clock-enable circuit, and a prescaler (with prescale values of 1–8). The function of the ZPLL is to multiply the external frequency reference to a higher frequency for internal use. The ZPLL provides ACLK to the system (SYS) module. The SYS module subsequently provides the system clock (SYSCLK), real-time interrupt clock (RTICLK), CPU clock (MCLK), and peripheral interface clock (ICLK) to all other A64 device modules. For more detailed functional information on the ZPLL, see the *TMS470R1x Zero-Pin Phase-Locked Loop (ZPLL) Clock Module Reference Guide* (literature number SPNU212). #### NOTE: ACLK should not be confused with the MibADC internal clock, ADCLK. ACLK is the continuous system clock from an external resonator/crystal reference. The A64 device also has an external clock prescaler (ECP) module that, when enabled, outputs a continuous external clock (ECLK) on a specified GIO pin. The ECLK frequency is a user-programmable ratio of the peripheral interface clock (ICLK) frequency. For more detailed functional information on the ECP, see the TMS470R1x External Clock Prescaler (ECP) Reference Guide (literature number SPNU202). # **Device Characteristics** The TMS470R1A64 device is a derivative of the F05 system emulation device SE470R1VB8AD. Table 1 identifies all the characteristics of the TMS470R1A64 device except the SYSTEM and CPU, which are generic. **Table 1. Device Characteristics** | CHARACTERISTICS | DEVICE DESCRIPTION | COMMENTS | |-------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | MEMORY | | For the number of memory sel- | ects on this device, see the "M | emory Selection Assignment" table (Table 3). | | | OAK Data Flack | Flash is pipeline-capable. | | INTERNAL MEMORY | 64K-Byte Flash<br>4K-Byte SRAM | The A64 RAM is implemented in one 4K array selected by two memory-select signals (see the "Memory Selection Assignment" table, Table 3). | | | | PERIPHERALS | | | | e "Interrupt Priority" table (Table 6). For the 1K peripheral address ranges and odule, and Flash Base Addresses" table (Table 5). | | CLOCK | ZPLL | Zero-pin PLL has no external loop filter pins. | | GENERAL-PURPOSE I/Os | 5 I/O<br>1 Input only | Port A has 6 external pins - GIOA[2]/INT2 and GIOA[3]/INT3 are not available. | | ECP | YES | | | C2Sla | 1 | | | SCI | 1 (3-pin)<br>1 (2-pin) | SCI2 has no external clock pin, only transmit/receive pins (SCI2TX and SCI2RX) | | CAN (HECC and/or SCC) | 1 SCC | Standard CAN controller | | SPI (5-pin, 4-pin or 3-pin) | 1 (5-pin)<br>1 (4-pin) | SPI2 has no chip select pin. | | HET with XOR Share | 13 I/O | The A64 device has both the logic and registers for a full 32-I/O HET implemented, even though not all 32 pins are available externally. The high-resolution (HR) SHARE feature allows even HR pins to share the next higher odd HR pin structures. This HR sharing is independent of whether or not the odd pin is available externally. If an odd pin is available externally and shared, then the odd pin can only be used as a general-purpose I/O. For more information on HR SHARE, see the TMS470R1x High-End Timer (HET) Reference Guide (literature number SPNU199). | | HET RAM | 64-Instruction Capacity | | | MibADC | 10-bit, 8-channel<br>64-word FIFO | 8-channel MibADC. Both the logic and registers for a full 16-channel MibADC are present. | | CORE VOLTAGE | 1.71 - 2.05 V | | | I/O VOLTAGE | 3.0-3.6 V | | | PINS | 80 | | | PACKAGE | PN | | # **Functional Block Diagram** A. GIOA[0]/INT[0] is an input-only GIO pin. # **Table 2. Terminal Functions** | TERM | MINAL | | INTERNAL | | | | | |-------------------------------|---------------|------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | PIN<br>NUMBER | TYPE <sup>(1)(2)</sup> | PULLUP/<br>PULLDOWN <sup>(3)</sup> | DESCRIPTION | | | | | | | | HIC | GH-END TIMER (HET) | | | | | HET[0] | 72 | | | | | | | | HET[2] | 77 | | | The A64 device has both the logic and registers for a full 32-I/O HET | | | | | HET[4] | 78 | | | implemented, even though not all 32 pins are available externally | | | | | HET[6] | 79 | | | Timer input capture or output compare. The HET[31:0] applicable pins can be programmed as general-purpose input/output (GIO) pins. | | | | | HET[7] | 80 | | | | | | | | HET[8] | 45 | | | HET pins [22, 20, 18, 16, 14, 12, 8, 7, 6, 4, 2, and 0] are high-resolution pins for A64. HET[24] is a standard-resolution pin. | | | | | HET[12] | 15 | 3.3-V I/O | IPD | The high-resolution (HR) SHARE feature allows even-numbered HR pins to | | | | | HET[14] | 14 | | | share the next higher odd-numbered HR pin structures. This HR sharing is | | | | | HET[16] | 13 | | | independent of whether or not the odd-numbered pin is available externally. If an odd-numbered pin is available externally and shared, then the odd pin can | | | | | HET[18] | 39 | | | only be used as a general-purpose I/O. For more information on HR SHARE, | | | | | HET[20] | 38 | | | see the TMS470R1x High-End Timer Reference Guide (literature number | | | | | HET[22] | 37 | | | SPNU199). | | | | | HET[24] | 27 | | | | | | | | STANDARD CAN CONTROLLER (SCC) | | | | | | | | | CANSRX | 49 | 3.3-V I/O | | SCC receive pin or GIO pin | | | | | CANSTX | 50 | 3.3-V I/O | IPU | SCC transmit pin or GIO pin | | | | | | | 1 | CLASS II | SERIAL INTERFACE (C2SIA) | | | | | C2SIaLPN | 28 | 3.3-V I/O | IPD | C2Sla module loopback enable pin or GIO pin | | | | | C2SIaRX | 30 | 3.3-V I/O | | C2Sla module receive data input pin or GIO pin | | | | | C2SIaTX | 29 | 3.3-V I/O | IPD | C2SIa module transmit data output pin or GIO pin | | | | | | | 1 | GENE | RAL-PURPOSE I/O (GIO) | | | | | GIOA[0]/INT<br>0 | 23 | 3.3-V I | | | | | | | GIOA[1]/INT<br>1/ECLK | 24 | | | General-purpose input/output pins. GIOA[0]/INT[0] is an input-only pin. | | | | | GIOA[4]/<br>INT4 | 20 | | IPD | GIOA[7:0]/INT[7:0] are interrupt-capable pins. | | | | | GIOA[5]/<br>INT5 | 19 | 3.3-V I/O | IPD | The GIOA[1]/INT[1]/ECLK pin is multiplexed with the external clock-out function of the external clock prescale (ECP) module. | | | | | GIOA[6]/<br>INT6 | 18 | | | GIOA[2]/INT[2] and GIOA[3]/INT[3]] pins are not applicable on the A64 device. | | | | | GIOA[7]/<br>INT7 | 17 | | | | | | | | | | MULTI | -BUFFERED ANA | LOG-TO-DIGITAL CONVERTER (MibADC) | | | | | ADEVT | 56 | 3.3-V I/O | | MibADC event input. ADEVT can be programmed as a GIO pin. | | | | | ADIN[0] | 60 | | | MibADC analog input pins | | | | | ADIN[2] | 59 | | | The A64 device has only 8 input channels but all S/W registers are capable. | | | | | ADIN[4] | 58 | | | ADIN[15,13, 11, 9, 7, 5, 3, and 1] pins are not applicable to the A64 device. | | | | | ADIN[6] | 57 | 0.6344 | IPD | | | | | | ADIN[8] | 64 | 3.3-V I | | | | | | | ADIN[10] | 62 | 1 | | | | | | | ADIN[12] | 63 | 1 | | | | | | | ADIN[14] | 61 | 1 | | | | | | - I = input, O = output, PWR = power, GND = ground, REF = reference voltage, NC = no connect All I/O pins, except RST, are configured as inputs while PORRST is low and immediately after PORRST goes high. IPD = internal pulldown, IPU = internal pullup (all internal pullups and pulldowns are active on input pins, independent of the PORRST state.) Table 2. Terminal Functions (continued) | TERMINAL | | | INTERNAL | | | | |---------------------|---------------|------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | PIN<br>NUMBER | TYPE <sup>(1)(2)</sup> | PULLUP/<br>PULLDOWN <sup>(3)</sup> | DESCRIPTION | | | | AD <sub>REFHI</sub> | 65 | 3.3-V<br>REF I | | MibADC module high-voltage reference input | | | | AD <sub>REFLO</sub> | 66 | GND<br>REF I | | MibADC module low-voltage reference input | | | | V <sub>CCAD</sub> | 67 | 3.3-V<br>PWR | | MibADC analog supply voltage | | | | V <sub>SSAD</sub> | 68 | GND | | MibADC analog ground reference | | | | | | | SERIAL PER | IPHERAL INTERFACE 1 (SPI1) | | | | SPI1CLK | 5 | | | SPI1 clock. SPI1CLK can be programmed as a GIO pin. | | | | SPI1ENA | 1 | | | SPI1 chip enable. SPI1ENA can be programmed as a GIO pin. | | | | SPI1SCS | 2 | | | SPI1 slave chip select. SPI1SCS can be programmed as a GIO pin. | | | | SPI1SIMO | 3 | 3.3-V I/O | IPD | SPI1 data stream. Slave in/master out. SPI1SIMO can be programmed as a GIO pin. | | | | SPI1SOMI | 4 | | | SPI1 data stream. Slave out/master in. SPI1SOMI can be programmed as a GIO pin. | | | | | | | SERIAL PER | IPHERAL INTERFACE 2 (SPI2) | | | | SPI2CLK | 33 | | | SPI2 clock. SPI2CLK can be programmed as a GIO pin. | | | | SPI2ENA | 36 | 3.3-V I/O | | SPI2 chip enable. SPI2ENA can be programmed as a GIO pin. | | | | SPI2SIMO | 34 | | IPD | SPI2 data stream. Slave in/master out. SPI2SIMO can be programmed as a GIO pin. | | | | SPI2SOMI | 35 | | | SPI2 data stream. Slave out/master in. SPI2SOMI can be programmed as a GIO pin. | | | | | | II. | ZERO-PIN P | PHASE-LOCKED LOOP (ZPLL) | | | | OSCIN | 8 | 1.8-V I | | Crystal connection pin or external clock input | | | | OSCOUT | 7 | 1.8-V O | | External crystal connection pin | | | | PLLDIS | 41 | 3.3-V I | IPD | Enable/disable the ZPLL. The ZPLL can be bypassed and the oscillator becomes the system clock. If not in bypass mode, TI recommends that PLLDIS be connected to ground or pulled down to ground by an external resistor. | | | | | 1 | | SERIAL COMMU | UNICATIONS INTERFACE 1 (SCI1) | | | | SCI1CLK | 51 | 3.3-V I/O | IPD | SCI1 clock. SCI1CLK can be programmed as a GIO pin. | | | | SCI1RX | 53 | 3.3-V I/O | IPU | SCI1 data receive. SCI1RX can be programmed as a GIO pin. | | | | SCI1TX | 52 | 3.3-V I/O | IPU | SCI1 data transmit. SCI1TX can be programmed as a GIO pin. | | | | | 1 | | SERIAL COMMU | UNICATIONS INTERFACE 2 (SCI2) | | | | SCI2RX | 25 | 3.3-V I/O | IPU | SCI2 data receive. SCI2RX can be programmed as a GIO pin. | | | | SCI2TX | 26 | 3.3-V I/O | IPU | SCI2 data transmit. SCI2TX can be programmed as a GIO pin. | | | | | 1 | | SYS | STEM MODULE (SYS) | | | | CLKOUT | 48 | 3.3-V I/O | IPD | Bidirectional pin. CLKOUT can be programmed as a GIO pin or the output of SYSCLK, ICLK, or MCLK. | | | | PORRST | 16 | 3.3-V I | IPD | Input master chip power-up reset. External $V_{\rm CC}$ monitor circuitry must assert a power-on reset. | | | | RST | 10 | 3.3-V I/O | IPU | Bidirectional reset. The internal circuitry can assert a reset, and an external system reset can assert a device reset. | | | | | 10 | 3.3 V 1/O | | On RST, the output buffer is implemented as an open drain (drives low only. To ensure an external reset is not arbitrarily generated, TI recommends that an external pullup resistor be connected to RST. | | | # **Table 2. Terminal Functions (continued)** | TE | TERMINAL | | INTERNAL | | | | |-------------------|---------------|------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | PIN<br>NUMBER | TYPE <sup>(1)(2)</sup> | PULLUP/<br>PULLDOWN <sup>(3)</sup> | DESCRIPTION | | | | | | | WATCHDOG/R | EAL-TIME INTERRUPT (WD/RTI) | | | | AWD | 40 | 3.3-V I/O | IPD | Analog watchdog reset. The AWD pin provides a system reset if the WD KEY is not written in time by the system, providing an external RC network circuit is connected. If the user is not using AWD, TI recommends that AWD be connected to ground or pulled down to ground by an external resistor. | | | | | | | | For more details on the external RC network circuit, see the <i>TMS470R1x</i> System Module Reference Guide(literature number SPNU189) and the application note Analog Watchdog Resistor, Capacitor and Discharge Interval Selection Constraints (literature number SPNA005). | | | | | | | • | TEST/DEBUG (T/D) | | | | TCK | 44 | 3.3-V I | IPD | Test clock. TCK controls the test hardware (JTAG) | | | | TDI | 42 | 3.3-V I | IPU | Test data in. TDI inputs serial data to the test instruction register, test data register, and programmable test address (JTAG). | | | | TDO | 43 | 3.3-V O | IPD | Test data out. TDO outputs serial data from the test instruction register, test data register, identification register, and programmable test address (JTAG). | | | | TEST | 22 | 3.3-V I | IPD | Test enable. Reserved for internal use only. TI recommends that TEST be connected to ground or pulled down to ground by an external resistor. | | | | TMS | 69 | 3.3-V I | IPU | Serial input for controlling the state of the CPU test access port (TAP) controller (JTAG) | | | | TMS2 | 70 | 3.3-V I | IPU | Serial input for controlling the second TAP. TI recommends that TMS2 be connected to VCCIO or pulled up to VCCIO by an external resistor. | | | | TRST | 21 | 3.3-V I | IPD | Test hardware reset to TAP1 and TAP2. IEEE Standard 1149-1 (JTAG) Boundary-Scan Logic. TI recommends that TRST be pulled down to ground by an external resistor. | | | | | | | | FLASH | | | | FLTP2 | 75 | NC | | Flash test pad 2. For proper operation,FLTP2 must not be connected (no connect [NC]). | | | | V <sub>CCP</sub> | 76 | 3.3-V<br>PWR | | Flash external pump voltage (3.3 V) | | | | | - | | SUPPL | Y VOLTAGE CORE (1.8 V) | | | | | 9 | | | | | | | V <sub>CC</sub> | 32 | 1.8-V | | Core logic supply voltage | | | | v CC | 55 | PWR | | Core logic supply voltage | | | | | 74 | | | | | | | | | | SUPPLY V | OLTAGE DIGITAL I/O (3.3 V) | | | | V <sub>CCIO</sub> | 12 | 3.3-V | | Digital I/O supply voltage | | | | - 0010 | 47 | PWR | | | | | | | | | SUI | PPLY GROUND CORE | | | | | 6 | _ | | | | | | | 31 | _ | | | | | | $V_{SS}$ | 54 | GND | | Core supply ground reference | | | | | 71 | _ | | | | | | | 73 | | | | | | | | | | SUPPL | LY GROUND DIGITAL I/O | | | | V <sub>SSIO</sub> | 11 | GND | | Digital I/O supply ground reference | | | | | 46 | | | | | | ## A64 DEVICE-SPECIFIC INFORMATION #### memory Figure 1 shows the memory map of the A64 device. - A. Memory addresses are configurable by the system (SYS) module within the range of 0x0000\_0000 to 0xFFE0\_0000. - B. The CPU registers are not part of the memory map. Figure 1. Memory Map #### memory selects Memory selects allow the user to address memory arrays (i.e., Flash, RAM, and HET RAM) at user-defined addresses. Each memory select has its own set (low and high) of memory base address registers (MFBAHRx and MFBALRx) that, together, define the array's starting (base) address, block size, and protection. The base address of each memory select is configurable to any memory address boundary that is a multiple of the decoded block size. For more information on how to control and configure these memory select registers, see the bus structure and memory sections of the *TMS470R1x System Module Reference Guide* (literature number SPNU189). For the memory selection assignments and the memory selected, see Table 3. **Table 3. Memory Selection Assignment** | MEMORY<br>SELECT | MEMORY SELECTED<br>(ALL INTERNAL) | MEMORY<br>SIZE | MPU | MEMORY BASE<br>ADDRESS REGISTER | STATIC MEM<br>CTL REGISTER | |------------------|-----------------------------------|-------------------|-----|---------------------------------|----------------------------| | 0 (fine) | FLASH | 64K | NO | MFBAHR0 and MFBALR0 | | | 1 (fine) | FLASH | 04K | NO | MFBAHR1 and MFBALR1 | | | 2 (fine) | RAM | 4K <sup>(1)</sup> | YES | MFBAHR2 and MFBALR2 | | | 3 (fine) | RAM | 4K(') | YES | MFBAHR3 and MFBALR3 | | | 4 (fine) | HET RAM | 1K | | MFBAHR4 and MFBALR4 | SMCR1 | <sup>(1)</sup> The starting addresses for both RAM memory-select signals **cannot** be offset from each other by a multiple of the user-defined block size in the memory-base address register. #### RAM The A64 device contains 4K bytes of internal static RAM configurable by the SYS module to be addressed within the range of 0x0000\_0000 to 0xFFE0\_0000. This A64 RAM is implemented in one 4K array selected by two memory-select signals. This A64 configuration imposes an additional constraint on the memory map for RAM; the starting addresses for both RAM memory selects cannot be offset from each other by the multiples of the size of the physical RAM (i.e., 4K for the A64 device). The A64 RAM is addressed through memory selects 2 and 3 The RAM can be protected by the memory protection unit (MPU) portion of the SYS module, allowing the user finer blocks of memory protection than is allowed by the memory selects. The MPU is ideal for protecting an operating system while allowing access to the current task. For more detailed information on the MPU portion of the SYS module and memory protection, see the memory section of the *TMS470R1x System Module Reference Guide* (literature number SPNU189). #### F05 Flash The F05 Flash memory is a nonvolatile electrically erasable and programmable memory implemented with a 32-bit-wide data bus interface. The F05 Flash has an external state machine for programming and erase functions. See the *Flash read* and *Flash program and erase* sections below. ## Flash protection keys The A64 devices provide Flash protection keys. These four 32-bit protection keys prevent program/erase/compaction operations from occurring until after the four protection keys have been matched by the CPU loading the correct user keys into the FMPKEY control register. The protection keys on the A64 are located in the last 4 words of the first 8K sector. For more detailed information on the Flash protection keys and the FMPKEY control register, see the protection keys portions of the *TMS470R1x F05 Flash Reference Guide* (literature number SPNU213). # TMS470R1A64 16/32-Bit RISC Flash Microcontroller SPNS099-NOVEMBER 2004 #### Flash read The A64 Flash memory is configurable by the SYS module to be addressed within the range of 0x0000\_0000 to 0xFFE0\_0000. The Flash is addressed through memory selects 0 and 1. #### NOTE: The Flash external pump voltage (VCCP) is required for all operations (program, erase, and read). ### Flash pipeline mode When in pipeline mode, the Flash operates with a system clock frequency of up to 48 MHz (versus a system clock in normal mode of up to 24 MHz). Flash in pipeline mode is capable of accessing 64-bit words and provides two 32-bit pipelined words to the CPU. Also in pipeline mode, the Flash can be read with no wait states when memory addresses are contiguous (after the initial 1-or 2-wait-state reads). #### NOTE: After a system reset, pipeline mode is **disabled** (ENPIPE bit [FMREGOPT.0] is a 0). In other words, the A64 device powers up and comes out of reset in non-pipeline mode. Furthermore, setting the Flash configuration mode bit (GLBCTRL.4) will override pipeline mode. #### Flash program and erase The A64 device Flash has one 64K-byte bank that consists of five sectors. These five sectors are shown in Table 4. SECTOR NO. **SEGMENT LOW ADDRESS HIGH ADDRESS** 8K Bytes 0x0000\_0000 0x0000\_1FFF 8K Bytes 0x0000 2000 0x0000\_3FFF 1 2 16K Bytes 0x0000\_4000 0x0000\_7FFF 3 16K Bytes 0x0000\_8000 0x0000\_BFFF 4 16K Bytes 0x0000 C000 0x0000\_FFFF **Table 4. Flash Sectors** The minimum size for an erase operation is one sector. The maximum size for a program operation is one 16-bit word. #### NOTE: The Flash external pump voltage ( $V_{CCP}$ ) is required for all operations (program, erase, and read). For more detailed information on Flash program and erase operations, see the *TMS470R1x F05 Flash Reference Guide* (literature number SPNU213). #### HET RAM The A64 device contains HET RAM. The HET RAM has a 64-instruction capability. The HET RAM is configurable by the SYS module to be addressed within the range of 0x0000\_0000 to 0xFFE0\_0000. The HET RAM is addressed through memory select 4. #### XOR share The A64 HET peripheral contains the XOR-share feature. This feature allows two adjacent HET high-resolution channels to be XORed together, making it possible to output smaller pulses than a standard HET. For more detailed information on the HET XOR-share feature, see the *TMS470R1x High-End Timer (HET) Reference Guide* (literature number SPNU199). ## peripheral selects and base addresses The A64 device uses 10 of the 16 peripheral selects to decode the base addresses of the peripherals. These peripheral selects are fixed and transparent to the user since they are part of the decoding scheme used by the SYS module. Control registers for the peripherals, SYS module, and Flash begin at the base addresses shown in Table 5. Table 5. A64 Peripherals, System Module, and Flash Base Addresses | | ADDRES | S RANGE | | |-------------------------|--------------|----------------|--------------------| | CONNECTING MODULE | BASE ADDRESS | ENDING ADDRESS | PERIPHERAL SELECTS | | SYSTEM | 0xFFFF_FD00 | 0xFFFF_FFFF | N/A | | RESERVED | 0xFFF8_0000 | 0xFFFF_FCFF | N/A | | HET | 0xFFF7_FC00 | 0xFFF7_FFFF | PS[0] | | SPI1 | 0xFFF7_F800 | 0xFFF7_FBFF | PS[1] | | SCI2 | 0XFFF7_F500 | 0XFFF7_F7FF | DOIGI | | SCI1 | 0xFFF7_F400 | 0xFFF7_F4FF | PS[2] | | ADC | 0xFFF7_F000 | 0xFFF7_F3FF | PS[3] | | GIO/ECP | 0xFFF7_EC00 | 0xFFF7_EFFF | PS[4] | | RESERVED | 0xFFF7_E400 | 0xFFF7_EBFF | PS[5] - PS[6] | | SCC | 0xFFF7_E000 | 0xFFF7_E3FF | PS[7] | | SCC RAM | 0xFFF7_DC00 | 0xFFF7_DFFF | PS[8] | | RESERVED | 0XFFF7_D800 | 0XFFF7_DBFF | PS[9] | | SPI2 | 0XFFF7_D400 | 0XFFF7_D7FF | PS[10] | | RESERVED | 0xFFF7_CC00 | 0xFFF7_D3FF | PS[11] - PS[12] | | C2SIa | 0xFFF7_C800 | 0xFFF7_CBFF | PS[13] | | RESERVED | 0xFFF7_C000 | 0xFFF7_C7FF | PS[14] - PS[15] | | RESERVED | 0xFFF0_0000 | 0xFFF7_BFFF | N/A | | FLASH CONTROL REGISTERS | 0xFFE8_8000 | 0xFFE8_BFFF | N/A | | MPU CONTROL REGISTERS | 0xFFE8_4000 | 0xFFE8_4023 | N/A | # TMS470R1A64 16/32-Bit RISC Flash Microcontroller SPNS099-NOVEMBER 2004 ## interrupt priority The central interrupt manager (CIM) portion of the SYS module manages the interrupt requests from the device modules (i.e., SPI1 or SPI2, SCI1 or SCI2, and RTI, etc.). Although the CIM can accept up to 32 interrupt request signals, the A64 device only uses 21 of those interrupt request signals. The request channels are maskable so that individual channels can be selectively disabled. All interrupt requests can be programmed in the CIM to be of either type: - Fast interrupt request (FIQ) - Normal interrupt request (IRQ) The precedences of request channels decrease with ascending channel order in the CIM (0, highest, and 31, lowest, priority). For these channel priorities and the associated modules, see Table 6. **Table 6. Interrupt Priority** | MODULES | INTERRUPT SOURCES | INTERRUPT LEVEL/CHANNEL | |-----------|---------------------------|-------------------------| | SPI1 | SPI1 end-transfer/overrun | 0 | | RTI | COMP2 interrupt | 1 | | RTI | COMP1 interrupt | 2 | | RTI | TAP interrupt | 3 | | SPI2 | SPI2 end-transfer/overrun | 4 | | GIO | Interrupt A | 5 | | Reserved | | 6 | | HET | Interrupt A | 7 | | Reserved | | 8 | | SCI1/SCI2 | SCI1/SCI2 error interrupt | 9 | | SCI1 | SCI1 receive interrupt | 10 | | C2Sla | C2SIa interrupt | 11 | | Reserved | | 12 | | Reserved | | 13 | | SCC | Interrupt A | 14 | | Reserved | | 15 | | MibADC | End event conversion | 16 | | SCI2 | SCI2 receive interrupt | 17 | | Reserved | | 18 | | Reserved | | 19 | | SCI1 | SCI1 transmit interrupt | 20 | | System | SW interrupt (SSI) | 21 | | Reserved | | 22 | | HET | Interrupt B | 23 | | Reserved | | 24 | | SCC | Interrupt B | 25 | | SCI2 | SCI2 transmit interrupt | 26 | | MibADC | End Group 1 conversion | 27 | | Reserved | | 28 | | GIO | Interrupt B | 29 | | MibADC | End Group 2 conversion | 30 | | Reserved | | 31 | #### **MibADC** The multi-buffered analog-to-digital converter (MibADC) accepts an analog signal and converts the signal to a 10-bit digital value. The A64 MibADC module can function in two modes: compatibility mode, where its programmer's model is compatible with the TMS470R1x ADC module and its digital results are stored in digital result registers; or in buffered mode, where the digital result registers are replaced with three FIFO buffers, one for each conversion group (event, group1 [G1], and group2 [G2]). In buffered mode, the MibADC buffers can be serviced by interrupts. ## MibADC event trigger enhancements The MibADC includes two major enhancements over the event-triggering capability of the TMS470R1x ADC. - Both group1 and the event group can be configured for event-triggered operation, providing up to two event-triggered groups. - The trigger source and polarity can be selected individually for both group1 and the event group from the three options identified in Table 7. **Table 7. MibADC Event Hookup Configuration** | EVENT # | SOURCE SELECT BITS FOR G1 OR EVENT<br>(G1SRC[1:0] or EVSRC[1:0]) | SIGNAL PIN NAME | |---------|------------------------------------------------------------------|-----------------| | EVENT1 | 00 | ADEVT | | EVENT2 | 01 | HET18 | | EVENT3 | 10 | HET19 | | EVENT4 | 11 | Reserved | For group 1, these event-triggered selections are configured via the group1 source select bits (G1SRC[1:0]) in the AD event source register (ADEVTSRC.[5:4]). For the event group, these event-triggered selections are configured via the event group source select bits (EVSRC[1:0]) in the AD event source register (ADEVTSRC.[1:0]). For more detailed functional information on the MibADC, see the *TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide* (literature number SPNU206). # TMS470R1A64 16/32-Bit RISC Flash Microcontroller SPNS099-NOVEMBER 2004 ## documentation support Extensive documentation supports all of the TMS470 microcontroller family generation of devices. The types of documentation available include: data sheets with design specifications; complete user's guides; and errata sheets. Useful reference documentation includes: - Bulletin - TMS470 Microcontroller Family Product Bulletin (literature number SPNB086) - Data Sheets - TMS470R1A128 16/32Bit RISC Microcontroller (literature number SPNS098) - TMS470R1A64 16/32Bit RISC Microcontroller (literature number SPNS099) - TMS470R1A256 16/32Bit RISC Microcontroller (literature number SPNS100) - User's Guides - TMS470R1x System Module Reference Guide (literature number SPNU189) - TMS470R1x GeneralPurpose Input/Output (GIO) Reference Guide (literature number SPNU192) - TMS470R1x Serial Peripheral Interface (SPI) Reference Guide SPNU195 - TMS470R1x Serial Communication Interface (SCI) Reference Guide (literature number SPNU196) - TMS470R1x Controller Area Network (CAN) Reference Guide (literature number SPNU197) - TMS470R1x High End Timer (HET) Reference Guide (literature number SPNU199) - TMS470R1x External Clock Prescale (ECP) Reference Guide (literature number SPNU202) - TMS470R1x MultiBuffered AnalogtoDigital (MibADC) Reference Guide (literature number SPNU206) - TMS470R1x ZeroPin PhaseLocked Loop (ZPLL) Clock Module Reference Guide (literature number SPNU212) - TMS470R1x F05 Flash Reference Guide (literature number SPNU213) - TMS470R1x Class II Serial Interface B (C2SIb) Reference Guide (literature number SPNU214) - TMS470R1x Class II Serial Interface A (C2SIa) Reference Guide (literature number SPNU218) - TMS470 Peripherals Overview Reference Guide (literature number SPNU248) - Errata Sheet: - TMS470R1A64 TMS470 Microcontrollers Silicon Errata (literature number SPNZ134) ## device numbering conventions Figure 2 illustrates the numbering and symbol nomenclature for the TMS470R1x family. Figure 2. TMS470R1x Family Nomenclature TEXAS INSTRUMENTS www.ti.com # device identification code register The device identification code register identifies the silicon version, the technology family (TF), a ROM or Flash device, and an assigned device-specific part number (see Figure 3). The A64 device identification code register value is 0x083F. | 31 | | | | | | | | | | 16 | |----|----------|----|-----|-----|---|-------------|---|-----|-----|-----| | | Reserved | | | | | | | | | | | 15 | | 12 | 11 | 10 | 9 | | 3 | 2 | 1 | 0 | | | VERSION | | TF | R/F | | PART NUMBER | | 1 | 1 | 1 | | · | R-K | | R-K | R-K | | R-K | | R-1 | R-1 | R-1 | LEGEND: R = Read only; -K = value constant after RESET; -1 = value after RESET Figure 3. TMS470 Device ID Bit Allocation Register # Table 8. TMS470 Device ID Bit Allocation Register Description | BIT | NAME | Value | DESCRIPTION | |-------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31–16 | Reserved | | Reads are undefined and writes have no effect. | | 15-12 | VERSION | | Silicon version (revision) These bits identify the silicon version of the device. | | 11 | TF | | Technology Family This bit distinguishes the technology family core power supply: | | | | 0 | 3.3 V for F10/C10 devices | | | | 1 | 1.8 V for F05/C05 devices | | 10 | R/F | | ROM/Flash This bit distinguishes between ROM and Flash devices: | | | | 0 | Flash device | | | | 1 | ROM device | | 9–3 | PART NUMBER | | Device-specific part number These bits identify the assigned device-specific part number. The assigned device-specific part number for the A64 device is 0000111. | | 2–0 | 1 | | Mandatory High Bits 2,1, and 0 are tied high by default. | # **DEVICE ELECTRICAL SPECIFICATIONS AND TIMING PARAMETERS** # ABSOLUTE MAXIMUM RATINGS OVER OPERATING FREE-AIR TEMPERATURE RANGE(1) Supply voltage ranges: $V_{CC}^{(2)}$ -0.5 V to 2.5 V Supply voltage ranges: $V_{CCIO}$ , $V_{CCAD}$ , $V_{CCP}$ (Flash pump)<sup>(2)</sup> -0.5 V to 4.1 V Input voltage range: All input pins -0.5 V to 4.1 V Input clamp current: $I_{IK}$ (V $_{I}$ < 0 or V $_{I}$ > V $_{CCIO}$ ) $\pm$ 20 mA All pins except ADIN[0:11], PORRST, TRST, TEST and TCK $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CCAD}$ ) $\pm 10 \text{ mA}$ ADIN[0:11] Operating free-air temperature ranges, T <sub>A</sub>: -40°C to 85°C Operating junction temperature range, T <sub>J</sub> -40°C to 150°C Storage temperature range, $T_{\rm stg}$ -65°C to 150°C (2) All voltage values are with respect to their associated grounds. # DEVICE RECOMMENDED OPERATING CONDITIONS(1) | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------------------|------|-----|------|------| | $V_{CC}$ | Digital logic and Flash supply voltage (Core) | 1.71 | | 2.05 | V | | V <sub>CCIO</sub> | Digital logic supply voltage (I/O) | 3 | 3.3 | 3.6 | V | | V <sub>CCAD</sub> | ADC supply voltage | 3 | 3.3 | 3.6 | V | | $V_{CCP}$ | Flash pump supply voltage | 3 | 3.3 | 3.6 | V | | V <sub>SS</sub> | Digital logic supply ground | | 0 | | V | | V <sub>SSAD</sub> | ADC supply ground | -0.1 | | 0.1 | V | | T A | Operating free-air temperature | -40 | | 85 | °C | | TJ | Operating junction temperature | -40 | | 150 | °C | <sup>(1)</sup> All voltages are with respect to V<sub>SS</sub>, except V<sub>CCAD</sub>, which is with respect to V<sub>SSAD</sub>. <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ELECTRICAL CUA # ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE $^{(1)}$ | | PARAMETER | | TEST CONDITIONS | MIN | TY MAX | UNIT | |-------------------|-------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|--------------------------|------| | V <sub>hys</sub> | Input hysteresis | | | 0.15 | | V | | V <sub>IL</sub> | Low-level input voltage | All inputs <sup>(2)</sup> | | -0 .3 | 0.8 | V | | V <sub>IH</sub> | High-level input voltage | All inputs | | 2 | V <sub>CCIO</sub> + 0. 3 | V | | $V_{th}$ | Input threshold voltage | AWD only | | 1.35 | 1.8 | V | | RDS <sub>ON</sub> | Drain to source on resistance | AWD only <sup>(3)</sup> | VOL = 0.35V @ IOL = 8mA | | 45 | Ω | | W | Low-level output voltage (4) | | I <sub>OL</sub> = I <sub>OL</sub> MAX | | 0.2 V <sub>CCIO</sub> | V | | V <sub>OL</sub> | Low-level output voltage | | $I_{OL} = 50_{\mu} A$ | | 0.2 | V | | V | High-level output voltage <sup>(4)</sup> | | I <sub>OH</sub> = I <sub>OH</sub> MIN | 0.8 V <sub>CCIO</sub> | | V | | $V_{OH}$ | nigh-level output voltage | | $I_{OH} = 50 \mu A$ | V <sub>CCIO</sub> -0 .2 | | V | | I <sub>IC</sub> | Input clamp current (I/O pin: | s) <sup>(5)</sup> | $V_{1} < V_{SSIO}$ -0. 3 or $V_{1} > V_{CCIO}$ + 0. 3 | -2 | 2 | mA | | | | I <sub>IL</sub> Pulldown | V <sub>I</sub> =V <sub>SS</sub> | -1 | 1 | | | | | I <sub>IH</sub> Pulldown | V <sub>I</sub> = V <sub>CCIO</sub> | 5 | 40 | | | $I_{\perp}$ | Input current (I/O pins) | I <sub>IL</sub> Pullup | V <sub>I</sub> =V <sub>SS</sub> | -40 | -5 | μΑ | | | | I <sub>IH</sub> Pullup | V <sub>I</sub> = V <sub>CCIO</sub> | -1 | 1 | | | | | All other pins | No pullup or pulldown | -1 | 1 | | | | | CLKOUT, AWD,<br>TDO | V <sub>OL</sub> = V <sub>OL</sub> MAX | | 8 | | | I <sub>OL</sub> | Low-level output current | RST, SPI1CLK,<br>SPI1SOMI,<br>SPI1SIMO,<br>SPI2CLK,<br>SPI2SOMI,<br>SPI2SIMO | V <sub>OL</sub> = V <sub>OL</sub> MAX | | 4 | mA | | | | All other output pins (6) | V <sub>OL</sub> = V <sub>OL</sub> MAX | | 2 | | | | | CLKOUT, TDO | V <sub>OH</sub> = V <sub>OH</sub> MIN | -8 | | | | I <sub>OH</sub> | High-level output current | SPI1CLK,<br>SPI1SOMI,<br>SPI1SIMO,<br>SPI2CLK,<br>SPI2SOMI,<br>SPI2SIMO | V <sub>OH</sub> = V <sub>OH</sub> MIN | -4 | | mA | | | | All other output<br>pins except<br>RST <sup>(6)</sup> | V <sub>OH</sub> = V <sub>OH</sub> MIN | -2 | | | | С | Input capacitance | | | | 2 | pF | | Со | Output capacitance | | | | 3 | pF | | | V <sub>CC</sub> Digital supply current | pipeline | SYSCLK = 48 MHz, ICLK = 24<br>MHz, V <sub>CC</sub> = 2.05 V | | 75 | mA | | I <sub>CC</sub> | (operating mode) | non-pipeline | SYSCLK = 24 MHz, ICLK = 12<br>MHz, V <sub>CC</sub> = 2.05 V | | 50 | mA | | | V <sub>CC</sub> Digital supply current (s | standby mode) (7) | OSCIN = 6 MHz, $V_{CC}$ = 2.05 V | | 3.0 | mA | | | V <sub>CC</sub> Digital supply current (h | nalt mode)(7) | All frequencies, V <sub>CC</sub> = 2.05 V | | 1.0 | mA | (1) Source currents (out of the device) are negative while sink currents (into the device) are positive. (2) This does not apply to the PORRST pin. For PORRST exceptions, see the RST and PORRST timings section. (4) $V_{OL}$ and $V_{OH}$ are linear with respect to the amount of load current ( $I_{OL}/I_{OH}$ ) applied. (5) Parameter does not apply to input-only or output-only pins. (7) For Flash banks/pumps in sleep mode. <sup>(3)</sup> These values help to determine the external RC network circuit. For more details, see the TMS470R1x System Module Reference Guide (literature number SPNU189). <sup>(6)</sup> The 2 mA buffers on this device are called zero-dominant buffers. If two of these buffers are shorted together and one is outputting a low level and the other is outputting a high level, the resulting value will always be low. # ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING FREE-AIR TEMPERATURE RANGE (continued) | | PARAMETER | TEST CONDITIONS | MIN TY MAX | UNIT | |-------------------|-----------------------------------------------------------|----------------------------------------------------------------|------------|------| | | V <sub>CCIO</sub> Digital supply current (operating mode) | No DC load, V <sub>CCIO</sub> = 3.6 V <sup>(8)</sup> | 10 | mA | | I <sub>CCIO</sub> | V <sub>CCIO</sub> Digital supply current (standby mode) | No DC load, $V_{CCIO} = 3.6 V^{(8)}$ | 300 | μΑ | | | V <sub>CCIO</sub> Digital supply current (halt mode) | No DC load, $V_{CCIO} = 3.6 V^{(8)}$ | 300 | μΑ | | | V <sub>CCAD</sub> supply current (operating mode) | All frequencies, V <sub>CCAD</sub> = 3.6 V | 15 | mA | | I <sub>CCAD</sub> | V <sub>CCAD</sub> supply current (standby mode) | All frequencies, V <sub>CCAD</sub> = 3.6 V | 20 | μΑ | | | V <sub>CCAD</sub> supply current (halt mode) | All frequencies, V <sub>CCAD</sub> = 3.6 V | 20 | μΑ | | | | V <sub>CCP</sub> = 3.6 V read operation | 45 | mA | | | | V <sub>CCP</sub> = 3.6 V program and erase | 70 | mA | | I <sub>CCP</sub> | V <sub>CCP</sub> pump supply current | V <sub>CCP</sub> = 3.6 V standby mode operation <sup>(7)</sup> | 20 | μΑ | | | | V <sub>CCP</sub> = 3.6 V halt mode operation <sup>(7)</sup> | 20 | μΑ | <sup>(8)</sup> I/O pins configured as inputs or outputs with no load. All pulldown inputs $\leq$ 0.2 V. All pullup inputs $\geq$ V<sub>CCIO</sub> -0.2 V. ## **Parameter Measurement Information** $\begin{array}{lll} \mbox{Where: } I_{OL} &= I_{OL} \mbox{ MAX for the respective pin}^{(A)} \\ I_{OH} &= I_{OH} \mbox{ MIN for the respective pin}^{(A)} \\ V_{LOAD} &= 1.5 \mbox{ V} \\ C_{L} &= 150 \mbox{-pF typical load-circuit capacitance}^{(B)} \end{array}$ - A. For these values, see the electrical characteristics over recommended operating free-air temperature range table. - B. All timing parameters measured using an external load capacitance of 150 pF unless otherwise noted. Figure 4. Test Load Circuit **ADVANCE INFORMATION** # timing parameter symbology Timing parameter symbols have been created in accordance with JEDEC Standard 100. To shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows: | CM | Compaction, CMPCT | RD | Read | |-----------|------------------------|------|--------------| | CO | CLKOUT | RST | Reset, RST | | ER | Erase | RX | SCInRX | | ICLK | Interface clock | S | Slave mode | | M | Master mode | SCC | SCInCLK | | OSC, OSCI | OSCIN | SIMO | SPInSIMO | | OSCO | OSCOUT | SOMI | SPInSOMI | | Р | Program, PROG | SPC | SPInCLK | | R | Ready | SYS | System clock | | R0 | Read margin 0, RDMRGN0 | TX | SCInTX | | R1 | Read margin 1, RDMRGN1 | | | Lowercase subscripts and their meanings are: | а | access time | r | rise time | |---|---------------------|----|-----------------| | С | cycle time (period) | su | setup time | | d | delay time | t | transition time | | f | fall time | V | valid time | h hold time w pulse duration (width) The following additional letters are used with these meanings: | Н | High | X | Unknown, changing, or don't care level | |---|-------|---|----------------------------------------| | L | Low | Z | High impedance | | V | Valid | | | TEXAS INSTRUMENTS # external reference resonator/crystal oscillator clock option The oscillator is enabled by connecting the appropriate fundamental 4–20 MHz resonator/crystal and load capacitors across the external OSCIN and OSCOUT pins as shown in Figure 5a. The oscillator is a single-stage inverter held in bias by an integrated bias resistor. This resistor is disabled during leakage test measurement and HALT mode. TI strongly encourages each customer to submit samples of the device to the resonator/crystal vendors for validation. The vendors are equipped to determine what load capacitors will best tune their resonator/crystal to the microcontroller device for optimum start-up and operation over temperature/voltage extremes. An external oscillator source can be used by connecting a 1.8-V clock signal to the OSCIN pin and leaving the OSCOUT pin unconnected (open) as shown in Figure 5b. A. The values of C1 and C2 should be provided by the resonator/crystal vendor. Figure 5. Crystal/Clock Connection ## **ZPLL** and clock specifications # TIMING REQUIREMENTS FOR ZPLL CIRCUITS ENABLED OR DISABLED | | | MIN | MAX | UNIT | |-----------------------|-----------------------------------|-----|-----|------| | f <sub>(OSC)</sub> | Input clock frequency | 4 | 20 | MHz | | t <sub>c(OSC)</sub> | Cycle time, OSCIN | 50 | | ns | | t <sub>w(OSCIL)</sub> | Pulse duration, OSCIN low | 15 | | ns | | t <sub>w(OSCIH)</sub> | Pulse duration, OSCIN high | 15 | | ns | | f <sub>(OSCRST)</sub> | OSC FAIL frequency <sup>(1)</sup> | | 53 | kHz | <sup>(1)</sup> Causes a device reset (specifically a clock reset) by setting the RST OSC FAIL (GLBCTRL.15) and the OSC FAIL flag (GLBSTAT.1) bits equal to 1. For more detailed information on these bits and device resets, see the TMS470R1x System Module Reference Guide (literature number SPNU189). # SWITCHING CHARACTERISTICS OVER RECOMMENDED OPERATING CONDITIONS FOR CLOCKS $^{(1)(2)}$ | | PARAMETER | TEST CONDITIONS (3) | MIN | MAX | UNIT | |------------------------|------------------------------------------------|------------------------|------|-----|------| | f <sub>(SYS)</sub> | System clock frequency <sup>(4)</sup> | Pipeline mode enabled | | 48 | MHz | | , , | | Pipeline mode disabled | | 24 | | | f <sub>(CONFIG)</sub> | System clock frequency - Flash config mode | | | 24 | MHz | | f <sub>(ICLK)</sub> | Interface clock frequency | Pipeline mode enabled | | 25 | MHz | | | | Pipeline mode disabled | | 24 | | | f <sub>(ECLK)</sub> | External clock output frequency for ECP Module | Pipeline mode enabled | | 25 | MHz | | | | Pipeline mode disabled | | 24 | | | t <sub>c(SYS)</sub> | Cycle time, system clock | Pipeline mode enabled | 20.8 | | ns | | | | Pipeline mode disabled | 41.6 | | | | t <sub>c(CONFIG)</sub> | Cycle time, system clock - Flash config mode | | 41.6 | | ns | | t <sub>c(ICLK)</sub> | Cycle time, interface clock | Pipeline mode enabled | 40 | | ns | | . , | | Pipeline mode disabled | 41.6 | | | | t <sub>c(ECLK)</sub> | Cycle time, ECP module external clock output | Pipeline mode enabled | 40 | | ns | | . , | | Pipeline mode disabled | 41.6 | | | <sup>(1)</sup> $f_{(SYS)} = M \times f_{(OSC)} / R$ , where M = {4 or 8}, R = {1,2,3,4,5,6,7,8} when PLLDIS = 0. R is the system-clock divider determined by the CLKDIVPRE [2:0] bits in the global control register (GLBCTRL.[2:0]) and M is the PLL multiplier determined by the MULT4 bit also in the GLBCTRL register (GLBCTRL.3). $f_{(SYS)} = f_{(OSC)} / R$ , where $R = \{1, 2, 3, 4, 5, 6, 7, 8\}$ when PLLDIS = 1. - (2) $f_{(ECLK)} = f_{(ICLK)} / N$ , where N = {1 to 256}. N is the ECP prescale value defined by the ECPCTRL.[7:0] register bits in the ECP module. - (3) Pipeline mode enabled or disabled is determined by the ENPIPE bit (FMREGOPT.0). - (4) Flash Vread must be set to 5V to achieve maximum System Clock Frequency. $f_{(ICLK)} = f_{(SYS)} / X$ , where X = {1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16}. X is the interface clock divider ratio determined by the PCR0.[4:1] bits in the SYS module. # SWITCHING CHARACTERISTICS OVER RECOMMENDED OPERATING CONDITIONS FOR EXTERNAL CLOCKS $^{(1)(2)(3)}$ (See Figure 6 and Figure 7) | NO. | | PARAMETER | TEST CONDITION | MIN | MAX | UNIT | |-----|---------------------|-----------------------------|-----------------------------------------|------------------------------------------|-----|------| | | | | SYSCLK or MCLK` (4) | 0.5t <sub>c(SYS)</sub> t <sub>f</sub> | | | | 1 | $t_{w(COL)}$ | Pulse duration, CLKOUT low | ICLK, X is even or 1 <sup>(5)</sup> | 0.5t <sub>c(ICLK)</sub> - t <sub>f</sub> | | ns | | | | | ICLK, X is odd and not 1 <sup>(5)</sup> | $0.5t_{c(ICLK)} + 0.5t_{c(SYS)} - t_f$ | | | | | | | SYSCLK or MCLK <sup>(4)</sup> | $0.5t_{c(SYS)}-t_r$ | | | | 2 | t <sub>w(COH)</sub> | Pulse duration, CLKOUT high | ICLK, X is even or 1 <sup>(5)</sup> | 0.5tc(ICLK) - tr | | ns | | | | | ICLK, X is odd and not 1 <sup>(5)</sup> | $0.5t_{c(ICLK)} - 0.5t_{c(SYS)} - t_r$ | | | | | | | N is even and X is even or odd | 0.5t <sub>c(ECLK)</sub> - t <sub>f</sub> | | | | 3 | $t_{w(EOL)}$ | Pulse duration, ECLK low | N is odd and X is even | 0.5t <sub>c(ECLK)</sub> - t <sub>f</sub> | | ns | | | | | N is odd and X is odd and not 1 | $0.5t_{c(ECLK)} + 0.5t_{c(SYS)} - t_f$ | | | | | | | N is even and X is even or odd | 0.5t <sub>c(ECLK)</sub> - t <sub>r</sub> | | | | 4 | $t_{w(EOH)}$ | Pulse duration, ECLK high | N is odd and X is even | $0.5t_{c(ECLK)} - t_r$ | | ns | | | | | N is odd and X is odd and not 1 | $0.5t_{c(ECLK)} - 0.5t_{c(SYS)} - t_r$ | | | - $X = \{1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16\}. \ X \ is the interface clock divider ratio determined by the PCR0. [4:1] bits in the SYS module.$ - N = {1 to 256}. N is the ECP prescale value defined by the ECPCTRL.[7:0] register bits in the ECP module. - CLKOUT/ECLK pulse durations (low/high) are a function of the OSCIN pulse durations when PLLDIS is active. - Clock source bits selected as either SYSCLK (CLKCNTL.[6:5] = 11 binary) or MCLK (CLKCNTL.[6:5] = 10 binary). - (2) (3) (4) (5) Clock source bits selected as ICLK (CLKCNTL.[6:5] = 01 binary). Figure 6. CLKOUT Timing Diagram Figure 7. ECLK Timing Diagram # RST and PORRST timings # TIMING REQUIREMENTS FOR PORRST (see Figure 8) | NO. | | | MIN | MAX | UNIT | |-----|----------------------------|------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|------| | | V <sub>CCPORL</sub> | V <sub>CC</sub> low supply level when PORRST must be active during power up | | 0.6 | V | | | V <sub>CCPORH</sub> | V <sub>CC</sub> high supply level when PORRST must remain active during power up and become active during power down | 1.5 | | V | | | V <sub>CCIOPORL</sub> | V <sub>CCIO</sub> low supply level when PORRST must be active during power up | | 1.1 | V | | | V <sub>CCIOPORH</sub> | V <sub>CCIO</sub> high supply level when PORRST must remain active during power up and become active during power down | | 2.75 | V | | | V <sub>IL</sub> | Low-level input voltage after V <sub>CCIO</sub> > V <sub>CCIOPORH</sub> | | 0.2 V <sub>CCIO</sub> | V | | | V <sub>IL(PORRST)</sub> | Low-level input voltage of $\overline{PORRST}$ before $V_{CCIO} > V_{CCIOPORL}$ | | 0.5 | V | | 3 | t <sub>su(PORRST)r</sub> | Setup time, PORRST active before V <sub>CCIO</sub> > V <sub>CCIOPORL</sub> during power up | 0 | | ms | | 5 | t <sub>su(VCCIO)r</sub> | Setup time, V <sub>CCIO</sub> > V <sub>CCIOPORL</sub> before V <sub>CC</sub> > V <sub>CCPORL</sub> | 0 | | ms | | 6 | t <sub>h(PORRST)r</sub> | Hold time, $\overline{PORRST}$ active after $V_{CC} > V_{CCPORH}$ | 1 | | ms | | 7 | t <sub>su(PORRST)f</sub> | Setup time, PORRST active before V <sub>CC</sub> ≤ V <sub>CCPORH</sub> during power down | 8 | | ms | | 8 | t <sub>h(PORRST)rio</sub> | Hold time, PORRST active after V <sub>CC</sub> > V <sub>CCIOPORH</sub> | 1 | | ms | | 9 | t <sub>h(PORRST)d</sub> | Hold time, PORRST active after V <sub>CC</sub> < V <sub>CCPORL</sub> | 0 | | ms | | 10 | t <sub>su(PORRST)fio</sub> | Setup time, PORRST active before V <sub>CC</sub> ≤ V <sub>CCIOPORH</sub> during power down | 0 | | ms | | 11 | t <sub>su(VCCIO)f</sub> | Setup time, V <sub>CC</sub> < V <sub>CCPORE</sub> before V <sub>CCIO</sub> < V <sub>CCIOPORL</sub> | 0 | | ms | Figure 8. PORRST Timing Diagram # SWITCHING CHARACTERISTICS OVER RECOMMENDED OPERATING CONDITIONS FOR $\overline{\text{RST}}^{(1)}$ | | PARAMETER | MIN | MAX | UNIT | |---------------------|----------------------------------------------|-------------------------|-----|------| | | Valid time, RST active after PORRST inactive | 4112t <sub>c(OSC)</sub> | | | | t <sub>v(RST)</sub> | Valid time, RST active (all others) | 8t <sub>c(SYS)</sub> | | ns | (1) Specified values do NOT include rise/fall times. For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table. # **JTAG SCAN INTERFACE TIMING** (JTAG clock specification 10-MHz and 50-pF load on TDO output) | NO. | | | MIN | MAX | UNIT | |-----|---------------------------------|---------------------------------------------|-----|-----|------| | 1 | t <sub>c(JTAG)</sub> | Cycle time, JTAG low and high period | 50 | | ns | | 2 | t <sub>su(TDI/TMS</sub> - TCKr) | Setup time, TDI, TMS before TCK rise (TCKr) | 15 | | ns | | 3 | t <sub>h(TCKr</sub> -TDI/TMS) | Hold time, TDI, TMS after TCKr | 15 | | ns | | 4 | t <sub>h(TCKf</sub> -TDO) | Hold time, TDO after TCKf | 10 | | ns | | 5 | t <sub>d(TCKf</sub> -TDO) | Delay time, TDO valid after TCK fall (TCKf) | | 45 | ns | Figure 9. JTAG Scan Timing # **OUTPUT TIMINGS** # SWITCHING CHARACTERISTICS FOR OUTPUT TIMINGS VERSUS LOAD CAPACITANCE ( $C_L$ ) (See Figure 10) | | PARAMETER | | MIN | MAX | UNIT | |----------------|--------------------------------------------------------------------------|-------------------------|-----|------|------| | | | C <sub>L</sub> = 15 pF | 0.5 | 2.50 | | | | Diag time CLICOLT AWD TDO | C <sub>L</sub> = 50 pF | 1.5 | 5 | | | t <sub>r</sub> | Rise time, CLKOUT, AWD, TDO | C <sub>L</sub> = 100 pF | 3 | 9 | ns | | | | C <sub>L</sub> = 150 pF | 4.5 | 12.5 | | | | | C <sub>L</sub> = 15 pF | 0.5 | 2.5 | | | _ | Fall time (:LK()[]L AW() L)() | C <sub>L</sub> = 50 pF | 1.5 | 5 | | | t <sub>f</sub> | | C <sub>L</sub> = 100 pF | 3 | 9 | ns | | | | C <sub>L</sub> = 150 pF | 4.5 | 12.5 | | | | Rise time, SPI1CLK, SPI1SOMI, SPI1SIMO, SPI2CLK, | C <sub>L</sub> = 15 pF | 2.5 | 8 | ns | | | | C <sub>L</sub> = 50 pF | 5 | 14 | | | t <sub>r</sub> | SPI2SOMI, SPI2SIMO | C <sub>L</sub> = 100 pF | 9 | 23 | | | | | C <sub>L</sub> = 150 pF | 13 | 32 | | | | Fall time, RST, SPI1CLK, SPI1SOMI, SPI1SIMO, SPI2CLK, SPI2SOMI, SPI2SIMO | C <sub>L</sub> = 15 pF | 2.5 | 8 | ns | | | | C <sub>L</sub> = 50 pF | 5 | 14 | | | t <sub>f</sub> | | C <sub>L</sub> = 100 pF | 9 | 23 | | | | | C <sub>L</sub> = 150 pF | 13 | 32 | | | | | C <sub>L</sub> = 15 pF | 2.5 | 10 | | | | Discotions all other systems of a | C <sub>L</sub> = 50 pF | 6.0 | 25 | | | t <sub>r</sub> | Rise time, all other output pins | C <sub>L</sub> = 100 pF | 12 | 45 | ns | | | | C <sub>L</sub> = 150 pF | 18 | 65 | | | | | C <sub>L</sub> = 15 pF | 3 | 10 | ns | | | Fall Care all other colours of | C <sub>L</sub> = 50 pF | 8.5 | 25 | | | t <sub>f</sub> | Fall time, all other output pins | C <sub>L</sub> = 100 pF | 16 | 45 | | | | | C <sub>L</sub> = 150 pF | 23 | 65 | | Figure 10. CMOS-Level Outputs ## **INPUT TIMINGS** # TIMING REQUIREMENTS FOR INPUT TIMINGS(1) (See Figure 11) | | | MIN | MAX | UNIT | |-----------------|---------------------------|---------------------------|-----|------| | t <sub>pw</sub> | Input minimum pulse width | t <sub>c(ICLK)</sub> + 10 | | ns | (1) $t_{c(ICLK)}$ = interface clock cycle time = 1 / $f_{(ICLK)}$ Figure 11. CMOS-Level Inputs # **FLASH TIMINGS** # TIMING REQUIREMENTS FOR PROGRAM FLASH(1) | | | MIN | TYP | MAX | UNIT | |----------------------------|----------------------------------------------|-----|-----|-----|--------| | t <sub>prog(16-bit)</sub> | Half word (16-bit) programming time | 4 | 16 | 200 | μs | | t <sub>prog(Total)</sub> | 64K-byte programming time (2) | 1 | 1 | 4 | s | | t <sub>erase(sector)</sub> | Sector erase time | 1 | 2 | 15 | s | | t <sub>wec</sub> | Write/erase cycles at T <sub>A</sub> = 125°C | | | 100 | cycles | - (1) For more detailed information on the Flash core sectors, see the Flash program and erase section of this data sheet. - (2) The 64K-byte programming times include overhead of state machine. # **SPIN MASTER MODE TIMING PARAMETERS** ## SPIN MASTER MODE EXTERNAL TIMING PARAMETERS (CLOCK PHASE = 0, SPInCLK = output, SPInSIMO = output, and SPInSOMI = input) (1)(2)(3) (see Figure 12) | NO. | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------|-----------------------------|------| | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPInCLK <sup>(4)</sup> | 100 | 256t <sub>c(ICLK)</sub> | ns | | 2(5) | t <sub>w(SPCH)M</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - t <sub>r</sub> | 0.5t <sub>c(SPC)M</sub> + 5 | ns | | 2(-) | t <sub>w(SPCL)M</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | $0.5t_{c(SPC)M}$ - $t_f$ | $0.5t_{c(SPC)M} + 5$ | 115 | | 3(5) | t <sub>w(SPCL)M</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - t <sub>f</sub> | $0.5t_{c(SPC)M} + 5$ | ns | | 3(-) | t <sub>w(SPCH)M</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | $0.5t_{c(SPC)M}$ - $t_r$ | $0.5t_{c(SPC)M} + 5$ | 115 | | 4(5) | t <sub>d(SPCH-SIMO)M</sub> | Delay time, SPInCLK high to SPInSIMO valid (clock polarity = 0) | 0 | 10 | ns | | 4(") | t <sub>d(SPCL-SIMO)M</sub> | Delay time, SPInCLK low to SPInSIMO valid (clock polarity = 1) | 0 | 10 | 115 | | 5 <sup>(5)</sup> | t <sub>v(SPCL-SIMO)M</sub> | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 0) | t <sub>c(SPC)M</sub> - 5 - t <sub>f</sub> | | no | | 3(4) | t <sub>v(SPCH-SIMO)M</sub> | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 1) | t <sub>c(SPC)M</sub> - 5 - t <sub>r</sub> | | ns | | 6(5) | t <sub>su(SOMI-SPCL)M</sub> | Setup time, SPInSOMI before SPInCLK low (clock polarity = 0) | 6 | | | | 0(0) | t <sub>su(SOMI-SPCH)M</sub> | Setup time, SPInSOMI before SPInCLK high (clock polarity = 1) | 6 | | ns | | 7 <sup>(5)</sup> | t <sub>v(SPCL-SOMI)M</sub> | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 0) | 4 | | no | | 7(0) | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 1) | | 4 | | ns | - The MASTER bit (SPInCTRL2.3) is set and the CLOCK PHASE bit (SPInCTRL2.0) is cleared. - (2) - $t_{\text{c(ICLK)}}$ = interface clock cycle time = $1/f_{\text{(ICLK)}}$ For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table. (3) - When the SPI is in master mode, the following must be true: For PS values from 1 to 255: $t_{c(SPC)M} \ge (PS + 1)t_{c(ICLK)} \ge 100$ ns, where PS is the prescale value set in the SPInCTL1.[12:5] register bits. - For PS values of 0: $t_{c(SPC)M} = 2t_{c(ICLK)} \ge 100$ ns. The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2.1). Figure 12. SPIn Master Mode External Timing (CLOCK PHASE = 0) ## SPIN MASTER MODE EXTERNAL TIMING PARAMETERS (CLOCK PHASE = 1, SPInCLK = output, SPInSIMO = output, and SPInSOMI = input)(1)(2)(3) (see Figure 13) | NO. | | | MIN | MAX | UNIT | |-------------------------|-----------------------------|-------------------------------------------------------------------------|-------------------------------------------|-------------------------|------| | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPInCLK <sup>(4)</sup> | 100 | 256t <sub>c(ICLK)</sub> | ns | | 2(5) | t <sub>w(SPCH)M</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - t <sub>r</sub> | $0.5t_{c(SPC)M} + 5$ | ns | | 2(0) | t <sub>w(SPCL)M</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | $0.5t_{c(SPC)M}$ - $t_f$ | $0.5t_{c(SPC)M} + 5$ | 115 | | 3(5) | t <sub>w(SPCL)M</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | $0.5t_{c(SPC)M}$ - $t_f$ | $0.5t_{c(SPC)M} + 5$ | ns | | 3(*) | t <sub>w(SPCH)M</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | $0.5t_{c(SPC)M}$ - $t_r$ | $0.5t_{c(SPC)M} + 5$ | 115 | | 4(5) | t <sub>v(SIMO-SPCH)M</sub> | Valid time, SPInCLK high after SPInSIMO data valid (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> -<br>10 | | 20 | | 4(0) | t <sub>v(SIMO-SPCL)M</sub> | Valid time, SPInCLK low after SPInSIMO data valid (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> -<br>10 | | ns | | 5 <sup>(5)</sup> | t <sub>v(SPCH-SIMO)M</sub> | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 0) | t <sub>c(SPC)M</sub> - 5 - t <sub>f</sub> | | 20 | | 3(%) | t <sub>v(SPCL-SIMO)M</sub> | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 1) | t <sub>c(SPC)M</sub> - 5 - t <sub>r</sub> | | ns | | 6 <sup>(5)</sup> | t <sub>su(SOMI-SPCH)M</sub> | Setup time, SPInSOMI before SPInCLK high (clock polarity = 0) | 6 | | 20 | | 0(-) | t <sub>su(SOMI-SPCL)M</sub> | Setup time, SPInSOMI before SPInCLK low (clock polarity = 1) | 6 | | ns | | <b>7</b> <sup>(5)</sup> | t <sub>v(SPCH-SOMI)M</sub> | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | 4 | | ns | | (-) | t <sub>v(SPCL-SOMI)M</sub> | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1) | 4 | | 119 | - The MASTER bit (SPInCTRL2.3) is set and the CLOCK PHASE bit (SPInCTRL2.0) is set. - $t_{c(ICLK)}$ = interface clock cycle time = 1 / $f_{(ICLK)}$ For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table. (2) (3) (4) - When the SPI is in master mode, the following must be true: For PS values from 1 to 255: $t_{c(SPC)M} \ge (PS + 1)t_{c(ICLK)} \ge 100$ ns, where PS is the prescale value set in the SPInCTL1.[12:5] register bits. For PS values of 0: $t_{c(SPC)M} = 2t_{c(ICLK)} \ge 100$ ns. - The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2.1). Figure 13. SPIn Master Mode External Timing (CLOCK PHASE = 1) # SPIN SLAVE MODE TIMING PARAMETERS ## SPIN SLAVE MODE EXTERNAL TIMING PARAMETERS (CLOCK PHASE = 0, SPInCLK = input, SPInSIMO = input, and SPInSOMI = output)(1)(2)(3)(4) (see Figure 14) | NO. | | | MIN | MAX | UNIT | |------------------|---------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------|------------------------------------|------| | 1 | t <sub>c(SPC)S</sub> | Cycle time, SPInCLK <sup>(5)</sup> | 100 | 256t <sub>c(ICLK)</sub> | ns | | 2(6) | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | 0.5t <sub>c(SPC)S</sub> -<br>0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | ns | | 2.7 | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | 0.5t <sub>c(SPC)S</sub> -<br>0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | 113 | | 3(6) | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | 0.5t <sub>c(SPC)S</sub> -<br>0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | ns | | 3(3) | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | 0.5t <sub>c(SPC)S</sub> -<br>0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | 113 | | 4(6) | t <sub>d(SPCH-</sub><br>SOMI)S | Delay time, SPInCLK high to SPInSOMI valid (clock polarity = 0) | | 6 + t <sub>r</sub> | ns | | 4(3) | t <sub>d(SPCL</sub> -<br>SOMI)S | (ala ala mala nita | | 6 + t <sub>f</sub> | 115 | | 5(6) | t <sub>v(SPCH-</sub><br>SOMI)S | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | t <sub>c(SPC)S</sub> - 6 - t <sub>r</sub> | | 20 | | 3(3) | t <sub>v(SPCL</sub> -<br>SOMI)S | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1) | t <sub>c(SPC)S</sub> - 6 - t <sub>f</sub> | | ns | | 6 <sup>(6)</sup> | t <sub>su(SIMO-</sub><br>SPCL)S | Setup time, SPInSIMO before SPInCLK low (clock polarity = 0) | 6 | | ns | | 0(-) | t <sub>su(SIMO-</sub><br>SPCH)S | Setup time, SPInSIMO before SPInCLK high (clock polarity = 1) | 6 | | 115 | | 7(6) | t <sub>v(SPCL</sub> -<br>SIMO)S | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 0) | 6 | | ns | | 7(0) | t <sub>v(SPCH-</sub><br>SIMO)S | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 1) | 6 | | 115 | - The MASTER bit (SPInCTRL2.3) is cleared and the CLOCK PHASE bit (SPInCTRL2.0) is cleared. - If the SPI is in slave mode, the following must be true: $t_{c(SPC)S} \ge (PS + 1)$ $t_{c(ICLK)}$ , where PS = prescale value set in SPInCTL1.[12:5]. For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table. - $t_{c(ICLK)}$ = interface clock cycle time = 1 /f<sub>(ICLK)</sub> When the SPIn is in slave mode, the following must be true: - For PS values from 1 to 255: $t_{c(SPC)S} \ge (PS + 1)t_{c(ICLK)} \ge 100$ ns, where PS is the prescale value set in the SPInCTL1.[12:5] register bits. For PS values of 0: $t_{c(SPC)S} = 2t_{c(ICLK)} \ge 100$ ns. The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2.1). Figure 14. SPIn Slave Mode External Timing (CLOCK PHASE = 0) ## SPIN SLAVE MODE EXTERNAL TIMING PARAMETERS (CLOCK PHASE = 1, SPInCLK = input, SPInSIMO = input, and SPInSOMI = output)(1)(2)(3)(4) (see Figure 15) | NO. | | | MIN | MAX | UNI<br>T | | |------------------|---------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------|----------|--| | 1 | t <sub>c(SPC)S</sub> | Cycle time, SPInCLK <sup>(5)</sup> | 100 | 256t <sub>c(ICLK)</sub> | ns | | | 2(6) | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | 0.5t <sub>c(SPC)S</sub> -<br>0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | ns | | | 2(0) | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | 0.5t <sub>c(SPC)S</sub> -<br>0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | 115 | | | 3(6) | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | 0.5t <sub>c(SPC)S</sub> -<br>0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | 5 | | | 3(-) | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | 0.5t <sub>c(SPC)S</sub> -<br>0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SPC)S} + 0.25t_{c(ICLK)}$ | ns | | | 4(6) | t <sub>v(SOMI-</sub><br>SPCH)S | Valid time, SPInCLK high after SPInSOMI data valid (clock polarity = 0) | 0.5t <sub>c(SPC)S</sub> - 6 - t <sub>r</sub> 0.5t <sub>c(SPC)S</sub> - 6 - t <sub>f</sub> | | 5 | | | 4(0) | t <sub>v(SOMI-</sub><br>SPCL)S | Valid time, SPInCLK low after SPInSOMI data valid (clock polarity = 1) | | | — ns | | | 5(6) | t <sub>v(SPCH-</sub><br>SOMI)S | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | 0.5t <sub>c(SPC)S</sub> - 6 - t <sub>r</sub> | | | | | 5(%) | t <sub>v(SPCL</sub> -<br>SOMI)S | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1) | 0.5t <sub>c(SPC)S</sub> - 6 - t <sub>f</sub> | | ns | | | 6 <sup>(6)</sup> | t <sub>su(SIMO-</sub><br>SPCH)S | Setup time, SPInSIMO before SPInCLK high (clock polarity = 0) | 6 | | 20 | | | 0(0) | t <sub>su(SIMO-</sub><br>SPCL)S | Setup time, SPInSIMO before SPInCLK low (clock polarity = 1) | 6 | | - ns | | | 7(6) | t <sub>v(SPCH-</sub><br>SIMO)S | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 0) | 6 | | nc | | | 7 (0) | t <sub>v(SPCL</sub> -<br>SIMO)S | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 1) | 6 | | - ns | | - The MASTER bit (SPInCTRL2.3) is cleared and the CLOCK PHASE bit (SPInCTRL2.0) is set. - If the SPI is in slave mode, the following must be true: $t_{c(SPC)S} \ge (PS + 1) t_{c(ICLK)}$ , where PS = prescale value set in SPInCTL1.[12:5]. For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table. - (3) - $t_{c(ICLK)}$ = interface clock cycle time = 1 / $t_{(ICLK)}$ When the SPIn is in slave mode, the following must be true: For PS values from 1 to 255: $t_{c(SPC)S} \ge (PS + 1)t_{c(ICLK)} \ge 100$ ns, where PS is the prescale value set in the SPInCTL1.[12:5] register bits. For PS values of 0: $t_{c(SPC)S} = 2t_{c(ICLK)} \ge 100$ ns. The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPInCTRL2.1). Figure 15. SPIn Slave Mode External Timing (CLOCK PHASE = 1) # SCIn isosynchronous mode timings — internal clock # TIMING REQUIREMENTS FOR INTERNAL CLOCK SCIN ISOSYNCHRONOUS MODE(1)(2)(3) (see Figure 16) | NO. | (BAUD + 1)<br>IS EVEN OR BAUD = 0 | | (BAUD + 1)<br>IS ODD AND BAUD ≠ 0 | | | | | |-----|-----------------------------------|-------------------------------------------|-----------------------------------------|--------------------------------------|-------------------------------------------------------------------|--------------------------------------------------|----| | | | | MIN | MAX | MIN | MAX | | | 1 | t <sub>c(SCC)</sub> | Cycle time, SCInCLK | 2t <sub>c(ICLK)</sub> | 2 <sup>24</sup> t <sub>c(ICLK)</sub> | 3t <sub>c(ICLK)</sub> | (2 <sup>24</sup> -1) t <sub>c(ICLK)</sub> | ns | | 2 | t <sub>w(SCCL)</sub> | Pulse duration,<br>SCInCLK low | 0.5t <sub>c(SCC)</sub> - t <sub>f</sub> | 0.5t <sub>c(SCC)</sub> + 5 | $0.5t_{c(SCC)} + 0.5t_{c(ICLK)} - t_{f}$ | $0.5t_{c(SCC)} + 0.5t_{c(ICLK)}$ | ns | | 3 | t <sub>w(SCCH)</sub> | Pulse duration,<br>SCInCLK high | 0.5t <sub>c(SCC)</sub> - t <sub>r</sub> | 0.5t <sub>c(SCC)</sub> + 5 | 0.5t <sub>c(SCC)</sub> - 0.5t <sub>c(ICLK)</sub> - t <sub>r</sub> | 0.5t <sub>c(SCC)</sub> - 0.5t <sub>c(ICLK)</sub> | ns | | 4 | t <sub>d(SCCH-</sub> | Delay time, SCInCLK high to SCInTX valid | | 10 | | 10 | ns | | 5 | t <sub>v(TX)</sub> | Valid time, SCInTX data after SCInCLK low | t <sub>c(SCC)</sub> - 10 | | t <sub>c(SCC)</sub> - 10 | | ns | | 6 | t <sub>su(RX-SCCL)</sub> | Setup time, SCInRX before SCInCLK low | $t_{c(ICLK)} + t_f + 20$ | | $t_{c(ICLK)} + t_f + 20$ | | ns | | 7 | t <sub>v(SCCL-RX)</sub> | Valid time, SCInRX data after SCInCLK low | $-t_{c(ICLK)} + t_f + 20$ | | - t <sub>c(ICLK)</sub> + t <sub>f</sub> + 20 | | ns | - BAUD = 24-bit concatenated value formed by the SCI[H,M,L]BAUD registers. - $t_{c(ICLK)}$ = interface clock cycle time = 1 / $f_{(ICLK)}$ For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table Data transmission/reception characteristics for isosynchronous mode with internal clocking are similar to the asynchronous mode. Data transmission occurs on the SCICLK rising edge, and data reception occurs on the SCICLK falling edge. Figure 16. SCIn Isosynchronous Mode Timing Diagram for Internal Clock # SCIn isosynchronous mode timings — external clock # TIMING REQUIREMENTS FOR EXTERNAL CLOCK SCIN ISOSYNCHRONOUS MODE(1)(2) (see Figure 17) | NO. | | | MIN | MAX | UNIT | |-----|--------------------------|-------------------------------------------|---------------------------------------------------|-----------------------------------|------| | 1 | t <sub>c(SCC)</sub> | Cycle time, SCInCLK <sup>(3)</sup> | 8t <sub>c(ICLK)</sub> | | ns | | 2 | t <sub>w(SCCH)</sub> | Pulse duration, SCInCLK high | 0.5t <sub>c(SCC)</sub> - 0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SCC)} + 0.25t_{c(ICLK)}$ | ns | | 3 | t <sub>w(SCCL)</sub> | Pulse duration, SCInCLK low | 0.5t <sub>c(SCC)</sub> - 0.25t <sub>c(ICLK)</sub> | $0.5t_{c(SCC)} + 0.25t_{c(ICLK)}$ | ns | | 4 | t <sub>d(SCCH-TXV)</sub> | Delay time, SCInCLK high to SCInTX valid | | $2t_{c(ICLK)} + 12 + t_r$ | ns | | 5 | $t_{v(TX)}$ | Valid time, SCInTX data after SCInCLK low | 2t <sub>c(SCC)</sub> - 10 | | ns | | 6 | t <sub>su(RX-SCCL)</sub> | Setup time, SCInRX before SCInCLK low | 0 | | ns | | 7 | t <sub>v(SCCL-RX)</sub> | Valid time, SCInRX data after SCInCLK low | 2t <sub>c(ICLK)</sub> + 10 | | ns | $t_{\text{C(ICLK)}} = \text{interface clock cycle time} = 1 \ / \ f_{\text{(ICLK)}} \\ \text{For rise and fall timings, see the "switching characteristics for output timings versus load capacitance" table.} \\ \text{When driving an external SCInCLK, the following must be true:} \ t_{\text{C(SCC)}} \ge 8t_{\text{C(ICLK)}}$ Data transmission/reception characteristics for isosynchronous mode with internal clocking are similar to the asynchronous mode. Data transmission occurs on the SCICLK rising edge, and data reception occurs on the SCICLK falling edge. Figure 17. SCIn Isosynchronous Mode Timing Diagram for External Clock # high-end timer (HET) timings # Minimum PWM output pulse width: This is equal to one high resolution clock period (HRP). The HRP is defined by the 6-bit high resolution prescale factor (hr), which is user defined, giving prescale factors of 1 to 64, with a linear increment of codes. Therefore, the minimum PWM output pulse width = HRP(min) = hr(min)/SYSCLK = 1/SYSCLK For example, for a SYSCLK of 30 MHz, the minimum PWM output pulse width = 1/30 = 33.33ns ## Minimum input pulses we can capture: The input pulse width must be greater or equal to the low resolution clock period (LRP), i.e., the HET loop (the HET program must fit within the LRP). The LRP is defined by the 3-bit loop-resolution prescale factor (lr), which is user defined, with a power of 2 increment of codes. That is, the value of lr can be 1, 2, 4, 8, 16, or 32. Therefore, the minimum input pulse width = LRP(min) = hr(min) \* Ir(min)/SYSCLK = 1 \* 1/SYSCLK For example, with a SYSCLK of 30 MHz, the minimum input pulse width = 1 \* 1/30 = 33.33 ns #### NOTE: Once the input pulse width is greater than LRP, the resolution of the measurement is still HRP. (That is, the captured value gives the number of HRP clocks inside the pulse.) #### Abbreviations: hr = HET high resolution divide rate = 1, 2, 3,...63, 64 Ir = HET low resolution divide rate = 1, 2, 4, 8, 16, 32 High resolution clock period = HRP = hr/SYSCLK Loop resolution clock period = LRP = hr\*lr/SYSCLK ## standard CAN controller (SCC) mode timings ## dynamic characteristics for the CANSTX and CANSRX pins | | PARAMETER | MIN | MAX | UNIT | |------------------------|------------------------------------------------------------------|-----|-----|------| | t <sub>d(CANSTX)</sub> | Delay time, transmit shift register to CANSTX pin <sup>(1)</sup> | | 15 | ns | | t <sub>d(CANSRX)</sub> | Delay time, CANSRX pin to receive shift register | | 5 | ns | (1) These values do not include rise/fall times of the output buffer. # **MULTI-BUFFERED A-TO-D CONVERTER (MibADC)** The multi-buffered A-to-D converter (MibADC) has a separate power bus for its analog circuitry. This power bus enhances the A-to-D performance by preventing digital switching noise on the logic circuitry that could be present on V<sub>SS</sub> and V<sub>CC</sub> from coupling into the A-to-D analog stage. All A-to-D specifications are given with respect to AD<sub>REFLO</sub> unless otherwise noted. Resolution 10 bits (1024 values) Monotonic Assured 00h to 3FFh [00 for $V_{AI} \le AD_{REFLO}$ ; 3FF for $V_{AI} \ge AD_{REFHI}$ ] Output conversion code # MibADC recommended operating conditions<sup>(1)</sup> | | | MIN | MAX | UNIT | |---------------------|------------------------------------------------------------------------------------------------------|-------------------------|-------------------|------| | AD <sub>REFHI</sub> | A-to-D high-voltage reference source | V <sub>SSAD</sub> | V <sub>CCAD</sub> | V | | AD <sub>REFLO</sub> | A-to-D low-voltage reference source | V <sub>SSAD</sub> | $V_{CCAD}$ | V | | V <sub>AI</sub> | Analog input voltage | V <sub>SSAD</sub> - 0.3 | $V_{CCAD} + 0.3$ | V | | I <sub>AIC</sub> | Analog input clamp current <sup>(2)</sup> ( $V_{AI} < V_{SSAD} - 0.3$ or $V_{AI} > V_{CCAD} + 0.3$ ) | -2 | 2 | mA | - For $V_{CCAD}$ and $V_{SSAD}$ recommended operating conditions, see the "device recommended operating conditions" table. Input currents into any ADC input channel outside the specified limits could affect conversion results of other channels. # operating characteristics over full ranges of recommended operating conditions (1)(2) | | . • | • | | | | | | |----------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|-----|------| | | PARAMETER | DESCRIPTION/CONE | DITIONS | MIN | TYP | MAX | UNIT | | R <sub>i</sub> | Analog input resistance | See Figure 18. | | | 250 | 500 | Ω | | C | Analog input conscitones | Soo Eiguro 19 | Conversion | | | 10 | pF | | C <sub>i</sub> | Analog input capacitance | See Figure 18. | Sampling | | | 30 | pF | | I <sub>AIL</sub> | Analog input leakage current | See Figure 18. | | -1 | | 1 | μΑ | | I <sub>ADREFHI</sub> | AD <sub>REFHI</sub> input current | AD <sub>REFHI</sub> = 3.6 V, AD <sub>REFLO</sub> = V <sub>SSAE</sub> | | | | 5 | mA | | CR | Conversion range over which specified accuracy is maintained | AD <sub>REFHI</sub> - AD <sub>REFLO</sub> | | 3 | | 3.6 | V | | E <sub>DNL</sub> | Differential nonlinearity error | Difference between the actual step width and the ideal value after offset correction. See Figure 19. | | | | ±2 | LSB | | E <sub>INL</sub> | Integral nonlinearity error | Maximum deviation from the best straight line through<br>the MibADC. MibADC transfer characteristics, exclud-<br>ing the quantization error after offset correction. See<br>Figure 20. | | | | ±2 | LSB | | E <sub>TOT</sub> | Total error/Absolute accuracy | Maximum value of the difference by value and the ideal midstep value. | • | | | ±2 | LSB | - $V_{CCAD} = AD_{REFHI}$ 1 LSB = (AD<sub>REFHI</sub> AD<sub>REFLO</sub>)/ 2<sup>10</sup> for the MibADC Figure 18. MibADC Input Equivalent Circuit # multi-buffer ADC timing requirements | | | MIN | I MAX | UNIT | |------------------------------------|---------------------------------------------------|------|-------|------| | t <sub>c(ADCLK)</sub> | Cycle time, MibADC clock | 0.09 | 5 | μs | | t <sub>d(SH)</sub> | Delay time, sample and hold time | | | μs | | t <sub>d(C)</sub> | Delay time, conversion time | 0.59 | 5 | μs | | t <sub>d(SHC)</sub> <sup>(1)</sup> | Delay time, total sample/hold and conversion time | 1.59 | 5 | μs | (1) This is the minimum sample/hold and conversion time that can be achieved. These parameters are dependent on many factors; for more details, see the TMS470R1x Multi-Buffered Analog-to-Digital Converter (MibADC) Reference Guide (literature number SPNU206). The differential nonlinearity error shown in Figure 19 (sometimes referred to as differential linearity) is the difference between an actual step width and the ideal value of 1 LSB. Figure 19. Differential Nonlinearity (DNL) The integral nonlinearity error shown in Figure 20 (sometimes referred to as linearity error) is the deviation of the values on the actual transfer function from a straight line. A. 1 LSB = $(AD_{REFHI} - AD_{REFLO})/2^{10}$ Figure 20. Integral Nonlinearity (INL) Error The absolute accuracy or total error of an MibADC as shown in Figure 21 is the maximum value of the difference between an analog value and the ideal midstep value. A. 1 LSB = $(AD_{REFHI} - AD_{REFLO})/2^{10}$ Figure 21. Absolute Accuracy (Total) Error # **Thermal Characteristics** | PARAMETER | °C/W | |-----------------|------| | $R_{\ThetaJA}$ | 48 | | $R_{\Theta JC}$ | 5 | ## PACKAGE OPTION ADDENDUM 15-Jul-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|--------------------|---------------------------|------------------|------------------------------| | TMX470R1A64PN | PREVIEW | LQFP | PN | 80 1 | TBD | Call TI | Call TI | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PN (S-PQFP-G80) ## PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MS-026 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated