

SLOS821 - JUNE 2013

# 138-mW DIRECTPATH<sup>™</sup> STEREO HEADPHONE AMPLIFIER

Check for Samples: TPA6133A2

DESCRIPTION

The TPA6133A2 is a stereo DirectPath<sup>™</sup> headphone

amplifier with GPIO control. The TPA6133A2 has

minimal quiescent current consumption, with a typical

 $I_{DD}$  of 4.2 mA, making it optimal for portable applications. The GPIO control allows the device to

The TPA6133A2 is a high fidelity amplifier with an

SNR of 93 dB. A PSRR greater than 100 dB enables

direct-to-battery connections without compromising

the listening experience. The output noise of 12

µVrms (typical A-weighted) provides a minimal noise background during periods of silence. Configurable

differential inputs and high CMRR allow for maximum

noise rejection in the noisy environment of a mobile

TPA6133A2 is available in a 4 by 4 mm QFN

be put in a low power shutdown mode.

### FEATURES

- DirectPath<sup>™</sup> Ground-Referenced Outputs
  - Eliminates Output DC Blocking Capacitors
  - Reduces Board Area
  - Reduces Component Height and Cost
  - Full Bass Response Without Attenuation
  - Power Supply Voltage Range: 2.5 V to 5.5 V
- High Power Supply Rejection Ratio (>100 dB PSRR)
- Differential Inputs for Maximum Noise Rejection (69 dB CMRR)
- High-Impedance Outputs When Disabled
- Advanced Pop and Click Suppression Circuitry
- GPIO Control for Shutdown
- 20 Pin, 4 mm x 4 mm QFN Package

## **APPLICATIONS**

- Mobile Phones
- Audio Headsets
- Notebook Computers
- High Fidelity Applications

#### ≤2.2кΩ TEST2 Audio Source TEST1 0.47uF LEFT OUTN FFTINM 0.47uF HPLFF FFTINE LEFT\_OUT HPRIGH 0.47uF RIGHT OUTM RIGHTINN GND 0.47uF RIGHTINF RIGHT OUT GN VBAT 1uF 1uF 1uF 1u

#### SIMPLIFIED APPLICATION DIAGRAM

GPIO

device.

package.

VRAT

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. DirectPath is a trademark of Texas Instruments.

## TPA6133A2



www.ti.com

#### SLOS821 – JUNE 2013

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

TEST1 TEST2 LEETINM HPIFFT LEFT LEFTINP INPUT DEPOP STAGE RIGHTINM HPRIGHT RIGHT RIGHTINF CURRENT THERMAL LIMIT CPF -SD CHARGE POWER SHUTDOWN

FUNCTIONAL BLOCK DIAGRAM

Headphone channels and the charge pump are activated by toggling the  $\overline{SD}$  pin to logic 1. The charge pump generates a negative supply voltage for the output amplifiers. This allows a 0 V bias at the outputs, eliminating the need for bulky output capacitors. The thermal block detects faults and shuts down the device before damage occurs. The current limit block prevents the output current from getting high enough to damage the device. The De-Pop block eliminates audible pops during power-up, power-down, and amplifier enable and disable events.

GND

vbb

MANAGEMENT

CONTROL

CPN

CPVSS

римр

GND

vDD

SLOS821 - JUNE 2013

TEXAS INSTRUMENTS

www.ti.com

coviss



#### **PIN FUNCTIONS**

| PI              | N            | INPUT,           |                                                                                                                                                                                                               |
|-----------------|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME            | PIN QFN      | OUTPUT,<br>POWER | DESCRIPTION                                                                                                                                                                                                   |
| V <sub>DD</sub> | 20           | Р                | Charge pump voltage supply. $V_{DD}$ must be connected to the common $V_{DD}$ voltage supply. Decouple to GND (pin 19 ) with its own 1 $\mu F$ capacitor.                                                     |
| GND             | 19           | Р                | Charge pump ground. GND must be connected to common supply GND. It is recommended that this pin be decoupled to the $V_{DD}$ of the charge pump pin (pin 20 on the QFN).                                      |
| СРР             | 18           | Р                | Charge pump flying capacitor positive terminal. Connect one side of the flying capacitor to CPP.                                                                                                              |
| CPN             | 17           | Р                | Charge pump flying capacitor negative terminal. Connect one side of the flying capacitor to CPN.                                                                                                              |
| LEFTINM         | 1            | I                | Left channel negative differential input. Impedance must be matched to LEFTINP.<br>Connect the left input to LEFTINM when using single-ended inputs.                                                          |
| LEFTINP         | 2            | I                | Left channel positive differential input. Impedance must be matched to LEFTINM. AC ground LEFTINP near signal source while maintaining matched impedance to LEFTINM when using single-ended inputs.           |
| CPVSS           | 15, 16       | Р                | Negative supply generated by the charge pump. Decouple to pin 19 or a GND plane. Use a 1 $\mu\text{F}$ capacitor.                                                                                             |
| HPLEFT          | 14           | 0                | Headphone left channel output. Connect to left terminal of headphone jack.                                                                                                                                    |
| RIGHTINM        | 5            | I                | Right channel negative differential input. Impedance must be matched to RIGHTINP.<br>Connect the right input to RIGHTINM when using single-ended inputs.                                                      |
| RIGHTINP        | 4            | I                | Right channel positive differential input. Impedance must be matched to RIGHTINM.<br>AC ground RIGHTINP near signal source while maintaining matched impedance to<br>RIGHTINM when using single-ended inputs. |
| GND             | 3, 9, 10, 13 | Р                | Analog ground. Must be connected to common supply GND. It is recommended that this pin be used to decouple $V_{\text{DD}}$ for analog. Use pin 13 to decouple pin 12 on the QFN package.                      |
| V <sub>DD</sub> | 12           | Р                | Analog $V_{DD}.~V_{DD}$ must be connected to common $V_{DD}$ supply. Decouple with its own 1- $\mu F$ capacitor to analog ground (pin 13).                                                                    |
| SD              | 6            | I                | Shutdown. Active low logic. 5V tolerant input.                                                                                                                                                                |

Copyright © 2013, Texas Instruments Incorporated

#### SLOS821 – JUNE 2013

#### PIN FUNCTIONS (continued)

| PIN         |         | INPUT,           |                                                                                                                                                                    |  |  |  |  |
|-------------|---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME        | PIN QFN | OUTPUT,<br>POWER | DESCRIPTION                                                                                                                                                        |  |  |  |  |
| TEST2       | 7       | I                | Factory test pins. Pull up to VDD supply. See Applications Diagram.                                                                                                |  |  |  |  |
| TEST1       | 8       | Ι                | Factory test pins. Pull up to VDD supply. See Applications Diagram.                                                                                                |  |  |  |  |
| HPRIGHT     | 11      | 0                | Headphone light channel output. Connect to the right terminal of the headphone jack.                                                                               |  |  |  |  |
| Thermal pad | Die Pad | Р                | Solder the thermal pad on the bottom of the QFN package to the GND plane of the PCB. It is required for mechanical stability and will enhance thermal performance. |  |  |  |  |

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range, T<sub>A</sub> = 25°C (unless otherwise noted)

|                                             |                   | MIN                      | MAX                        | UNIT |
|---------------------------------------------|-------------------|--------------------------|----------------------------|------|
| Supply voltage, V <sub>DD</sub>             |                   | -0.3                     | 6                          | V    |
| Input voltage                               | RIGHTINx, LEFTINx | CPVSS-0.2 V<br>(3.6 V, V | to minimum of<br>DD+0.2 V) |      |
|                                             | SD, TEST1, TEST2  | -0.3                     | 7                          | V    |
| Output continuous total power dissipa       | tion              | See Dissipation          | on Rating Table            |      |
| Operating free-air temperature range,       | T <sub>A</sub>    | -40                      | 85                         | ٥°C  |
| Operating junction temperature range        | , T <sub>J</sub>  | -40                      | 150                        | ٥°C  |
| Storage temperature range, T <sub>stg</sub> |                   | -65                      | 150                        | °C   |
| ESD Protection                              | НВМ               |                          | 3                          | kV   |
| Minimum Load Impedance                      |                   |                          | 12.8 Ω                     |      |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### **DISSIPATION RATINGS TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C | DERATING                             | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|---------|-----------------------|--------------------------------------|-----------------------|-----------------------|
|         | POWER RATING          | FACTOR <sup>(1)</sup> <sup>(2)</sup> | POWER RATING          | POWER RATING          |
| RTJ     | 4100 mW               | 41 mW/°C                             | 2250 mW               | 1640 mW               |

(1) Derating factor measured with JEDEC High K board: 1S2P - One signal layer and two plane layers.

(2) See JEDEC Standard 51-3 for Low-K board, JEDEC Standard 51-7 for High-K board, and JEDEC Standard 51-12 for using package thermal information. Please see JEDEC document page for downloadable copies: http://www.jedec.org/download/default.cfm.

#### AVAILABLE OPTIONS

| T <sub>A</sub> | PACKAGED DEVICES <sup>(1)</sup> | PART NUMBER                 | SYMBOL |
|----------------|---------------------------------|-----------------------------|--------|
| –40°C to 85°C  | 20-pin, 4 mm × 4 mm QFN         | TPA6133A2RTJ <sup>(2)</sup> | SIZ    |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

(2) The RTJ package is only available taped and reeled. To order, add the suffix "R" to the end of the part number for a reel of 3000, or add the suffix "T" to the end of the part number for a reel of 250 (that is, TPA6133A2RTJR).

#### **RECOMMENDED OPERATING CONDITIONS**

|                |                                 |                  | MIN | MAX  | UNIT |
|----------------|---------------------------------|------------------|-----|------|------|
|                | Supply voltage, V <sub>DD</sub> |                  | 2.5 | 5.5  | V    |
| VIH            | High-level input voltage        | TEST1, TEST2, SD | 1.3 |      | V    |
| VIL            | Low-level input voltage         | SD               |     | 0.35 | V    |
| T <sub>A</sub> | Operating free-air temperature  |                  | -40 | 85   | °C   |



SLOS821 - JUNE 2013

## **ELECTRICAL CHARACTERISTICS**

| $T_{A} = 25^{\circ}C$ | (unless | otherwise | noted) |
|-----------------------|---------|-----------|--------|

| · A = •         |                                 |                                                                           |              | r    |      |     |      |
|-----------------|---------------------------------|---------------------------------------------------------------------------|--------------|------|------|-----|------|
|                 | PARAMETER                       | TEST CONDITION                                                            | S            | MIN  | TYP  | MAX | UNIT |
| Vos             | Output offset voltage           | $V_{DD}$ = 2.5 V to 5.5 V, inputs grounded                                |              |      | 135  | 400 | μV   |
| PSRR            | DC Power supply rejection ratio | $V_{DD}$ = 2.5 V to 5.5 V, inputs grounded                                |              |      | -101 | -85 | dB   |
| CMRR            | Common mode rejection ratio     | V <sub>DD</sub> = 2.5 V to 5.5 V                                          |              |      | -69  |     | dB   |
|                 |                                 |                                                                           | TEST1, TEST2 |      |      | 1   | ۵    |
| 1 H             | High-level input current        | $v_{DD} = 5.5 v, v_I = v_{DD}$                                            | SD           |      |      | 10  | μΑ   |
| I <sub>IL</sub> | Low-level input current         | V <sub>DD</sub> = 5.5 V, V <sub>I</sub> = 0 V                             | SD           |      |      | 1   | μA   |
|                 | Supply surrent                  | $V_{DD} = 2.5 \text{ V to } 5.5 \text{ V}, \overline{\text{SD}} = V_{DD}$ |              |      | 4.2  | 6   | mA   |
| DD              | Supply current                  | Shutdown mode, $V_{DD} = 2.5V$ to 5.5 V, $\overline{SI}$                  |              | 0.08 | 1    | μA  |      |

### **OPERATING CHARACTERISTICS**

 $V_{\text{DD}}$  = 3.6 V ,  $T_{\text{A}}$  = 25°C,  $R_{\text{L}}$  = 16  $\Omega$  (unless otherwise noted)

|                   | PARAMETER                          | TEST CONDITIO                                                       | ONS             | MIN TYP | MIN TYP MAX |               |
|-------------------|------------------------------------|---------------------------------------------------------------------|-----------------|---------|-------------|---------------|
|                   |                                    |                                                                     | $V_{DD} = 2.5V$ | 63      |             |               |
| Po                | Output power                       | Stereo, Outputs out of phase,<br>THD = $1\%$ f = 1 kHz Gain = +4 dB | $V_{DD} = 3.6V$ | 133     |             | mW            |
|                   |                                    |                                                                     | $V_{DD} = 5V$   | 142     |             |               |
|                   |                                    |                                                                     | f = 100 Hz      | 0.0096% |             |               |
| THD+N             | D+N Total harmonic distortion      | $P_0 = 35 \text{ mW}$                                               | f = 1 kHz       | 0.007%  |             |               |
|                   |                                    |                                                                     | f = 20 kHz      | 0.0021% |             |               |
|                   |                                    | 200 mV <sub>pp</sub> ripple, $f = 217 \text{ Hz}$                   |                 | -94.3   | -85         |               |
| k <sub>SVR</sub>  | Supply ripple rejection ratio      | 200 mV <sub>pp</sub> ripple, $f = 1 \text{ kHz}$                    |                 | -92     |             | dB            |
|                   |                                    | 200 mV <sub>pp</sub> ripple, $f = 20 \text{ kHz}$                   | -77.1           |         |             |               |
| Av                | Channel DC Gain                    | $\overline{SD} = V_{DD}$                                            |                 | 1.597   |             | V/V           |
| ΔA <sub>v</sub>   | Gain matching                      |                                                                     |                 | 0.1     |             | %             |
|                   | Slew rate                          |                                                                     |                 | 0.4     |             | V/µs          |
| Vn                | Noise output voltage               | $V_{DD}$ = 3.6V, A-weighted, Gain = +4 dE                           | 3               | 12      |             | $\mu V_{RMS}$ |
| f <sub>osc</sub>  | Charge pump switching<br>frequency |                                                                     |                 | 300 381 | 500         | kHz           |
|                   | Start-up time from shutdown        |                                                                     |                 | 4.8     |             | ms            |
|                   | Differential input impedance       |                                                                     |                 | 36.6    |             | kΩ            |
| SNR               | Signal-to-noise ratio              | $P_o = 35 \text{ mW}$                                               |                 | 93      |             | dB            |
|                   |                                    | Threshold                                                           |                 | 180     |             | °C            |
| I hermal shutdown |                                    | Hysteresis                                                          | 35              |         | °C          |               |
| Zo                | HW Shutdown HP output<br>impedance | $\overline{SD} = 0$ V, measured output to ground                    |                 | 112     |             | Ω             |
| Co                | Output capacitance                 |                                                                     |                 | 80      |             | pF            |



### **Table of Graphs**

|                                   |                     | FIGURE |
|-----------------------------------|---------------------|--------|
| Total harmonic distortion + noise | versus Output power | 1–4    |
| Total harmonic distortion + noise | versus Frequency    | 5–12   |
| Supply voltage rejection ratio    | versus Frequency    | 13-14  |
| Common mode rejection ratio       | versus Frequency    | 15-16  |
| Crosstalk                         | versus Frequency    | 17-18  |

### **TYPICAL CHARACTERISTICS**

 $C_{(PUMP, DECOUPLE, BYPASS, CPVSS)} = 1 \ \mu F, C_1 = 2.2 \mu F.$ 

All THD + N graphs taken with outputs out of phase (unless otherwise noted).





# **TPA6133A2**





Figure 14.

Figure 13.

Figure 15.

Texas INSTRUMENTS

www.ti.com



SLOS821 - JUNE 2013

www.ti.com

**APPLICATION INFORMATION** 

#### SIMPLIFIED APPLICATIONS CIRCUIT



#### **Headphone Amplifiers**

Single-supply headphone amplifiers typically require dc-blocking capacitors. The capacitors are required because most headphone amplifiers have a dc bias on the outputs pin. If the dc bias is not removed, the output signal is severely clipped, and large amounts of dc current rush through the headphones, potentially damaging them. The top drawing in Figure 19 illustrates the conventional headphone amplifier connection to the headphone jack and output signal.

DC blocking capacitors are often large in value. The headphone speakers (typical resistive values of 16  $\Omega$  or 32  $\Omega$ ) combine with the dc blocking capacitors to form a high-pass filter. Equation 1 shows the relationship between the load impedance (R<sub>L</sub>), the capacitor (C<sub>O</sub>), and the cutoff frequency (f<sub>C</sub>).

$$f_{c} = \frac{1}{2\pi R_{L}C_{O}}$$
(1)

C<sub>O</sub> can be determined using Equation 2, where the load impedance and the cutoff frequency are known.

$$C_{O} = \frac{1}{2\pi R_{L} f_{c}}$$
<sup>(2)</sup>

If f<sub>c</sub> is low, the capacitor must then have a large value because the load resistance is small. Large capacitance values require large package sizes. Large package sizes consume PCB area, stand high above the PCB, increase cost of assembly, and can reduce the fidelity of the audio output signal.

Copyright © 2013, Texas Instruments Incorporated



#### SLOS821 - JUNE 2013

Two different headphone amplifier applications are available that allow for the removal of the output dc blocking capacitors. The Capless amplifier architecture is implemented in the same manner as the conventional amplifier with the exception of the headphone jack shield pin. This amplifier provides a reference voltage, which is connected to the headphone jack shield pin. This is the voltage on which the audio output signals are centered. This voltage reference is half of the amplifier power supply to allow symmetrical swing of the output voltages. Do not connect the shield to any GND reference or large currents will result. The scenario can happen if, for example, an accessory other than a floating GND headphone is plugged into the headphone connector. See the second block diagram and waveform in Figure 19.



Figure 19. Amplifier Applications

The DirectPath<sup>™</sup> amplifier architecture operates from a single supply but makes use of an internal charge pump to provide a negative voltage rail. Combining the user provided positive rail and the negative rail generated by the IC, the device operates in what is effectively a split supply mode. The output voltages are now centered at zero volts with the capability to swing to the positive rail or negative rail. The DirectPath<sup>™</sup> amplifier requires no output dc blocking capacitors, and does not place any voltage on the sleeve. The bottom block diagram and waveform of Figure 19 illustrate the ground-referenced headphone architecture. This is the architecture of the TPA6133A2.

#### **Input-Blocking Capacitors**

DC input-blocking capacitors block the dc portion of the audio source, and allow the inputs to properly bias. Maximum performance is achieved when the inputs of the TPA6133A2 are properly biased. Performance issues such as pop are optimized with proper input capacitors.

The dc input-blocking capacitors may be removed provided the inputs are connected differentially and within the input common mode range of the amplifier, the audio signal does not exceed  $\pm 3$  V, and pop performance is sufficient.



 $C_{IN}$  is a theoretical capacitor used for mathematical calculations only. Its value is the series combination of the dc input-blocking capacitors,  $C_{(DCINPUT-BLOCKING)}$ . Use Equation 3 to determine the value of  $C_{(DCINPUT-BLOCKING)}$ . For example, if  $C_{IN}$  is equal to 0.22  $\mu$ F, then  $C_{(DCINPUT-BLOCKING)}$  is equal to about 0.47  $\mu$ F.

$$C_{IN} = \frac{1}{2} C_{(DCINPUT-BLOCKING)}$$
(3)

The two  $C_{(DCINPUT-BLOCKING)}$  capacitors form a high-pass filter with the input impedance of the TPA6133A2. Use Equation 3 to calculate  $C_{IN}$ , then calculate the cutoff frequency using  $C_{IN}$  and the differential input impedance of the TPA6133A2,  $R_{IN}$ , using Equation 4. Note that the differential input impedance changes with gain. See for input impedance values. The frequency and/or capacitance can be determined when one of the two values are given.

$$fc_{IN} = \frac{1}{2\pi R_{IN} C_{IN}} \quad \text{or} \quad C_{IN} = \frac{1}{2\pi f c_{IN} R_{IN}}$$
(4)

If a high pass filter with a -3 dB point of no more than 20 Hz is desired over all gain settings, the minimum impedance would be used in the above equation. shows this to be 37 k $\Omega$ . The capacitor value by the above equation would be 0.215  $\mu$ F. However, this is C<sub>IN</sub>, and the desired value is for C<sub>(DCINPUT-BLOCKING)</sub>. Multiplying C<sub>IN</sub> by 2 yields 0.43  $\mu$ F, which is close to the standard capacitor value of 0.47  $\mu$ F. Place 0.47  $\mu$ F capacitors at each input terminal of the TPA6133A2 to complete the filter.

#### Charge Pump Flying Capacitor and CPVSS Capacitor

The charge pump flying capacitor serves to transfer charge during the generation of the negative supply voltage. The  $CP_{VSS}$  capacitor must be at least equal to the flying capacitor in order to allow maximum charge transfer. Low ESR capacitors are an ideal selection, and a value of 1  $\mu$ F is typical.

#### **Decoupling Capacitors**

The TPA6133A2 is a DirectPath<sup>TM</sup> headphone amplifier that requires adequate power supply decoupling to ensure that the noise and total harmonic distortion (THD) are low. Use good low equivalent-series-resistance (ESR) ceramic capacitors, typically 1.0  $\mu$ F. Find the smallest package possible, and place as close as possible to the device V<sub>DD</sub> lead. Placing the decoupling capacitors close to the TPA6133A2 is important for the performance of the amplifier. Use a 10  $\mu$ F or greater capacitor near the TPA6133A2 to filter lower frequency noise signals. The high PSRR of the TPA6133A2 will make the 10  $\mu$ F capacitor unnecessary in most applications.

#### Layout Recommendations

#### Exposed Pad On TPA6133A2RTJ Package

Solder the exposed metal pad on the TPA6133A2RTJ QFN package to the a pad on the PCB. *The pad on the PCB may be grounded or may be allowed to float (not be connected to ground or power).* If the pad is grounded, it must be connected to the same ground as the GND pins (3, 9, 10, 13, and 19). See the layout and mechanical drawings at the end of the datasheet for proper sizing. Soldering the thermal pad improves mechanical reliability, improves grounding of the device, and enhances thermal conductivity of the package.

#### **GND Connections**

The GND pin for charge pump should be decoupled to the charge pump  $V_{DD}$  pin, and the GND pin adjacent to the Analog  $V_{DD}$  pin should be separately decoupled to each other.

#### Modes of Operation

The TPA6133A2 supports two modes of operation. When the SD pin is driven to logic 0, the device is in low power mode where the charge pump is powered down, the headphone channel is disabled and the outputs are weakly pulled to ground. When the SD pin is driven to logic 1, the device enters an active mode with charge pump powered up and headphone channel enabled with channel gain of +4dB. The transition from inactive to active and active to inactive states is done softly to avoid audible artifacts.



9-Aug-2013

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                 |              | (4/5)          |         |
| TPA6133A2RTJR    | ACTIVE | QFN          | RTJ     | 20   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | SIZ            | Samples |
| TPA6133A2RTJT    | ACTIVE | QFN          | RTJ     | 20   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | SIZ            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPA6133A2RTJR               | QFN             | RTJ                | 20   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPA6133A2RTJT               | QFN             | RTJ                | 20   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

12-Aug-2013



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA6133A2RTJR | QFN          | RTJ             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPA6133A2RTJT | QFN          | RTJ             | 20   | 250  | 210.0       | 185.0      | 35.0        |

## **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- earroweak Check thermal pad mechanical drawing in the product datasheet for nominal lead length dimensions.



## THERMAL PAD MECHANICAL DATA

## RTJ (S-PWQFN-N20)

## PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: All linear dimensions are in millimeters



# RTJ (S-PWQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated